A 2.4-GHz 16-Phase Sub-Sampling Fractional-N PLL With Robust Soft Loop Switching

被引:42
|
作者
Liao, Dongyi [1 ]
Dai, Fa Foster [1 ]
Nauta, Bram [2 ]
Klumperink, Eric A. M. [2 ]
机构
[1] Auburn Univ, Dept Elect & Comp Engn, Auburn, AL 36849 USA
[2] Univ Twente, Dept Elect Engn, NL-7500 AE Enschede, Netherlands
关键词
Fractional-N; jitter; multi-phase voltage-controlled oscillator (VCO); phase detector; phase-locked loop (PLL); stability; sub-sampling; PHASE NOISE;
D O I
10.1109/JSSC.2018.2791486
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 16-modulo fractional-N sub-sampling phaselocked loop (SSPLL) with a quadrature voltage-controlled oscillator (VCO) interpolating 16 output phases is presented in this paper. Automatic soft switching between the sub-sampling phase control loop and the frequency control loop is proposed to improve loop robustness against perturbations and interferences, achieving more stable loop dynamics for a larger range of phase errors compared with prior art SSPLL designs. A capacitive phase interpolation network is implemented for 16-phase clock generation starting from quadrature phases. The 16 phases are further utilized to achieve fractional-N operation with a subsampling phase detector. This passive phase interpolation at the VCO frequency introduces no extra noise or power and avoids in-band phase noise degradation for fractional-N mode. Implemented in a 130-nm CMOS technology, the SSPLL chip achieves a measured in-band phase noise of -120 dBc/Hz and a measured integrated jitter of 158 fs at 2.4 GHz, while consuming 21 mW with 16 output phases. The measured reference spur and fractional spur levels are -72 and -52 dBc, respectively.
引用
收藏
页码:715 / 727
页数:13
相关论文
共 41 条
  • [31] A 2.9-4.0-GHz Fractional-N Digital PLL With Bang-Bang Phase Detector and 560-fsrms Integrated Jitter at 4.5-mW Power
    Tasca, Davide
    Zanuso, Marco
    Marzin, Giovanni
    Levantino, Salvatore
    Samori, Carlo
    Lacaita, Andrea L.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) : 2745 - 2758
  • [32] A 0.65-V 12-16-GHz Sub-Sampling PLL With 56.4-fsrms Integrated Jitter and-256.4-dB FoM
    Zhang, Zhao
    Zhu, Guang
    Yue, C. Patrick
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (06) : 1665 - 1683
  • [33] Low Phase Noise 77-GHz Fractional-N PLL with DLL-based Reference Frequency Multiplier for FMCW Radars
    Ng, Herman Jalli
    Stuhlberger, Rainer
    Maurer, Linus
    Sailer, Thomas
    Stelzer, Andreas
    2011 6TH EUROPEAN MICROWAVE INTEGRATED CIRCUIT CONFERENCE, 2011, : 196 - 199
  • [34] A 9.4MHz-to-2.4GHz Jitter-Power Reconfigurable Fractional-N Ring PLL for Multi-Standard Applications in 7nm FinFET CMOS Technology
    Jung, Sangdon
    Jung, Jaehong
    Han, Byungki
    Oh, Seunghyun
    Lee, Jongwoo
    2019 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2019, : 87 - 90
  • [35] A-40-dBc Integrated-Phase-Noise 45-GHz Sub-Sampling PLL with 3.9-dBm Output and 2.1% DC-to-RF Efficiency
    Lee, Sangyeop
    Takano, Kyoya
    Hara, Shinsuke
    Dong, Ruibing
    Amakawa, Shuhei
    Yoshida, Takeshi
    Fujishima, Minoru
    2019 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2019, : 175 - 178
  • [36] 28-nm FD-SOI CMOS Submilliwatt Ring Oscillator-Based Dual-Loop Integer-N PLL for 2.4-GHz Internet-of-Things Applications
    Gaidioz, David
    Cathelin, Andreia
    Deval, Yann
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2022, 70 (04) : 2207 - 2216
  • [37] A Sub-1-mW Fractional-N Phase-Locked Loop For Mixer-Based Wake-up Receiver In Wireless Sensors
    Hejazi, Arash
    Rikan, Behnam Samadpoor
    As, S. A. H.
    Lee, Kang-Yoon
    2020 17TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2020), 2020, : 220 - 221
  • [38] A 20.8-23.2GHz sub-sampling PLL with transformer-coupled VCO feedback loop achieving-47.05 dBc reference spur and-245.9dB FOM in 40nm CMOS Technology
    Zhang, Zhichao
    Zheng, Wenjie
    Xia, Xinlin
    Wang, Yanjie
    IEICE ELECTRONICS EXPRESS, 2023, 20 (20):
  • [39] A 2.2-GHz 3.2-mW DTC-Free Sampling ΔΣ Fractional-N PLL With-110-dBc/Hz In-Band Phase Noise and-246-dB FoM and-83-dBc Reference Spur
    Tao, Jingcheng
    Heng, Chun-Huat
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (09) : 3317 - 3329
  • [40] A 23.2-to-26-GHz Low-Jitter Fast-Locking Sub-Sampling PLL Based on a Function-Reused VCO-Buffer and a Type-I FLL With Rapid Phase Alignment
    Li, Haoran
    Xu, Tailong
    Meng, Xi
    Yin, Jun
    Martins, Rui P.
    Mak, Pui-In
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, : 3952 - 3965