A 2.4-GHz 16-Phase Sub-Sampling Fractional-N PLL With Robust Soft Loop Switching

被引:42
|
作者
Liao, Dongyi [1 ]
Dai, Fa Foster [1 ]
Nauta, Bram [2 ]
Klumperink, Eric A. M. [2 ]
机构
[1] Auburn Univ, Dept Elect & Comp Engn, Auburn, AL 36849 USA
[2] Univ Twente, Dept Elect Engn, NL-7500 AE Enschede, Netherlands
关键词
Fractional-N; jitter; multi-phase voltage-controlled oscillator (VCO); phase detector; phase-locked loop (PLL); stability; sub-sampling; PHASE NOISE;
D O I
10.1109/JSSC.2018.2791486
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 16-modulo fractional-N sub-sampling phaselocked loop (SSPLL) with a quadrature voltage-controlled oscillator (VCO) interpolating 16 output phases is presented in this paper. Automatic soft switching between the sub-sampling phase control loop and the frequency control loop is proposed to improve loop robustness against perturbations and interferences, achieving more stable loop dynamics for a larger range of phase errors compared with prior art SSPLL designs. A capacitive phase interpolation network is implemented for 16-phase clock generation starting from quadrature phases. The 16 phases are further utilized to achieve fractional-N operation with a subsampling phase detector. This passive phase interpolation at the VCO frequency introduces no extra noise or power and avoids in-band phase noise degradation for fractional-N mode. Implemented in a 130-nm CMOS technology, the SSPLL chip achieves a measured in-band phase noise of -120 dBc/Hz and a measured integrated jitter of 158 fs at 2.4 GHz, while consuming 21 mW with 16 output phases. The measured reference spur and fractional spur levels are -72 and -52 dBc, respectively.
引用
收藏
页码:715 / 727
页数:13
相关论文
共 41 条
  • [21] A 12-GHz Wideband Fractional-N PLL With Robust VCO in 65-nm CMOS
    Huang, Sheng
    Liu, Shubin
    Hu, Jin
    Wang, Riyan
    Zhu, Zhangming
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2019, 29 (06) : 397 - 399
  • [22] A 2.4-GHz Reference-Sampling Phase-Locked Loop That Simultaneously Achieves Low-Noise and Low-Spur Performance
    Sharma, Jahnavi
    Krishnaswamy, Harish
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (05) : 1407 - 1424
  • [23] A 4-GHz Ring-Oscillator-Based Digital Sub-Sampling PLL With Energy-Efficient Dual-Domain Phase Detector
    Choi, Yoonjae
    Park, Hyunsu
    Choi, Jonghyuck
    Sim, Jincheol
    Kwon, Youngwook
    Park, Seungwoo
    Sim, Changmin
    Kim, Chulwoo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (07) : 2734 - 2743
  • [24] A Sub-100 Fs RMSjitter 20 GHz Fractional-N Analog PLL With a BAW Resonator Based On-Chip 2.5 GHz Reference
    Kalia, Sachin
    Finocchiaro, Salvatore
    Dinc, Tolga
    Bahr, Bichoy
    Raghunathan, Ashwin
    Schuppener, Gerd
    Akhtar, Siraj
    Fritz, Tobias
    Haroun, Baher S.
    Cook, Benjamin
    Sankaran, Swaminathan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (05) : 1372 - 1384
  • [25] Design and characterization of a 5.2 GHz/2.4 GHz ΣΔ fractional-N frequency synthesizer for low-phase noise performance
    Rogers, John W. M.
    Dai, Foster F.
    Plett, Calvin
    Cavin, Mark S.
    EURASIP JOURNAL ON WIRELESS COMMUNICATIONS AND NETWORKING, 2006, 2006 (1) : 1 - 11
  • [26] A 7.4-9.2-GHz Fractional-N Differential Sampling PLL Based on Phase-Domain and Voltage-Domain Hybrid Calibration
    Bu, Feng
    Ding, Ruixue
    Sun, Depeng
    Wang, Ge
    Gao, Yuan
    Zhou, Rong
    Zhao, Xiaoteng
    Chen, Lisheng
    Liu, Shubin
    Zhu, Zhangming
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024,
  • [27] A 2.4-GHz Multiphase Inductorless PLL With Coupled-Ring Oscillators and Time-Amplifying Phase-Frequency Detector for Low Phase Noise and Robust Locking Performances
    Huo, Yunsheng
    Dai, Fa Foster
    IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2024, 34 (11): : 1275 - 1277
  • [28] A 12-14.5-GHz 10.2-mW-249-dB FoM Fractional-N Subsampling PLL With a High-Linearity Phase Interpolator in 40-nm CMOS
    Chen, Yan-Ting
    Peng, Pen-Jui
    Lin, Hung-Wen
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (05) : 634 - 643
  • [29] A Low Phase Noise 24/77 GHz Dual-Band Sub-Sampling PLL for Automotive Radar Applications in 65 nm CMOS Technology
    Yi, Xiang
    Boon, Chirn Chye
    Sun, Junyi
    Huang, Nan
    Lim, Wei Meng
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 417 - 420
  • [30] A 1.75 mW 1.1 GHz Semi-Digital Fractional-N PLL With TDC-Less Hybrid Loop Control
    Sun, Yuanfeng
    Zhang, Zhuo
    Xu, Ni
    Wang, Min
    Rhee, Woogeun
    Oh, Tae-Young
    Wang, Zhihua
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2012, 22 (12) : 654 - 656