Jitter Analysis of Nonautonomous MOS Current-Mode Logic Circuits

被引:2
|
作者
Aleksic, Marko [1 ]
Nedovic, Nikola [2 ]
Current, K. Wayne [1 ]
Oklobdzija, Vojin G. [1 ]
机构
[1] Univ Calif Davis, Dept Elect & Comp Engn, Davis, CA 95616 USA
[2] Fujitsu Labs Amer, Sunnyvale, CA 94085 USA
关键词
Integrated circuit design; jitter; modeling; noise;
D O I
10.1109/TCSI.2008.924887
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we analyze the occurrence of jitter due to random and deterministic disturbances in nonautonomous current-mode logic circuits. First, we present an analytical model that explains the transformation of noise into jitter as a linear time-variant process, with its time-domain impulse response function and a frequency-domain system function. The model is then used to analyze jitter in two different circuits, with different sources of noise. In the first example, we use the model to predict jitter due to device noise in a frequency divider, and identify devices that are the main contributors to the jitter. In the second example, we examine jitter of a buffer with deterministic ground noise. Jitter predictions are compared to the results obtained through exhaustive simulation. According to the comparison, the method predicts jitter with an error of up to 3.4%.
引用
收藏
页码:3038 / 3049
页数:12
相关论文
共 50 条
  • [1] A Methodology for the Design of MOS Current-Mode Logic Circuits
    Caruso, Giuseppe
    Macchiarella, Alessio
    IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (02): : 172 - 181
  • [2] A mathematical programming approach to designing MOS current-mode logic circuits
    Khabiri, S
    Shams, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2425 - 2428
  • [3] Comprehensive defect analysis and testability of current-mode logic circuits
    Adham, S
    Al-Khalili, D
    Rozon, C
    Racz, D
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL I: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 339 - 342
  • [4] Performance Optimization of MOS Current-Mode Logic
    Sharroush, Sherif M.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 2915 - 2920
  • [5] Tri-state buffer/bus driver circuits in MOS current-mode logic
    Badel, Stephane
    Leblebici, Yusuf
    2007 PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2007, : 237 - 240
  • [6] Application of neuron-MOS to current-mode multi-valued logic circuits
    Shen, J
    Tanno, K
    Ishizuka, O
    Tang, Z
    1998 28TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC - PROCEEDINGS, 1998, : 128 - 133
  • [7] Design of multi-GHZ asynchronous pipelined circuits in MOS current-mode logic
    Kwan, TW
    Shams, M
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 301 - 306
  • [8] STATE-VARIABLE ANALYSIS OF INTEGRATED CURRENT-MODE LOGIC CIRCUITS
    KANI, K
    OHTSUKI, T
    WATANABE, H
    ELECTRONICS & COMMUNICATIONS IN JAPAN, 1969, 52 (02): : 141 - &
  • [9] CURRENT-MODE CIRCUITS FOR TERNARY-LOGIC REALISATION
    DUNDERDALE, H
    ELECTRONICS LETTERS, 1969, 5 (23) : 575 - +
  • [10] A GHz MOS adaptive pipeline technique using MOS current-mode logic
    Mizuno, M
    Yamashina, M
    Furuta, K
    Igura, H
    Abiko, H
    Okabe, K
    Ono, A
    Yamada, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (06) : 784 - 791