Field programmable gate arrays implementations of low complexity soft-input soft-output low-density parity-check decoders

被引:2
|
作者
Arnone, L. J. [1 ]
Castineira Moreira, J. [1 ]
Farrell, P. G. [2 ]
机构
[1] Univ Mar del Plata, Sch Engn, Dept Elect, Mar Del Plata, Buenos Aires, Argentina
[2] Univ Lancaster, Sch Comp & Commun, Lancaster, England
关键词
FPGA-BASED IMPLEMENTATION; LDPC DECODER; CODES;
D O I
10.1049/iet-com.2011.0767
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low-density parity-check (LDPC) codes are very efficient error control codes that are being considered for use in many next-generation communication systems. In this study low complexity soft-input, soft-output (SISO) field programmable gate arrays (FPGA) implementations of a novel logarithmic sum-product (LogSP) iterative LDPC decoder and a recently proposed simplified soft Euclidean distance (SSD) iterative LDPC decoder are presented, and their complexities and performance are compared. These implementations operate over any choice of parity check matrix (including those randomly generated, structurally generated and either systematic or non-systematic) and can be parametrically adapted for any code rate. The proposed implementations are both of very low complexity, because they operate using only sums, subtractions, comparisons and look-up tables, which makes them particularly suitable for FPGA realisation. The SSD decoder has a lower implementation complexity than the LogSP LDPC decoder and it also offers the advantage of not requiring knowledge of the channel signal-to-noise ratio, unlike most other LDPC decoders.
引用
收藏
页码:1670 / 1675
页数:6
相关论文
共 13 条
  • [1] Tiling parity-check matrix for reduced complexity high throughput low-density parity-check decoders
    Selvarathinam, A
    Choi, G
    2005 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS - DESIGN AND IMPLEMENTATION (SIPS), 2005, : 744 - 749
  • [2] Low Complexity Soft-Input Soft-Output Detector based on Repeated Tree Search strategy
    Angeles Simarro, M.
    Martinez Zaldivar, F. J.
    Gonzalez, Alberto
    Garcia, Victor M.
    Vidal, Antonio
    2015 IEEE 81ST VEHICULAR TECHNOLOGY CONFERENCE (VTC SPRING), 2015,
  • [3] Low Complexity Optimal Soft-Input Soft-Output Demodulation of MSK Based on Factor Graph
    Tong, Sheng
    Huang, Defeng
    Guo, Qinghua
    Xi, Jiangtao
    Yu, Yanguang
    IEEE COMMUNICATIONS LETTERS, 2014, 18 (07) : 1139 - 1142
  • [4] A low complexity Soft-Input Soft-Output MIMO detector which combines a Sphere Decoder with a Hopfield Network
    Louw, Daniel J.
    Botha, Philip R.
    Maharaj, B. T.
    MELECON 2010: THE 15TH IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, 2010, : 521 - 526
  • [5] Iterative timing recovery via soft decision metrics of low-density parity-check decoding
    Bao, J. R.
    Zhan, Y. F.
    Lu, J. H.
    IET COMMUNICATIONS, 2010, 4 (14) : 1742 - 1751
  • [6] Conceiving Extrinsic Information Transfer Charts for Stochastic Low-Density Parity-Check Decoders
    Perez-Pascual, Asun
    Hamilton, Alex
    Maunder, Robert G.
    Hanzo, Lajos
    IEEE ACCESS, 2018, 6 : 55741 - 55753
  • [7] Cavity Quantum Electrodynamics based Quantum Low-Density Parity-Check Encoders and Decoders
    Djordjevic, Ivan B.
    ADVANCES IN PHOTONICS OF QUANTUM COMPUTING, MEMORY, AND COMMUNICATION IV, 2011, 7948
  • [8] An Improved Low-Density Parity-Check Decoder and Its Field-Programmable Fate Array Implementation
    Wang, Hao-Yu
    Wang, Zhong-Xun
    Shang, Shuo
    APPLIED SCIENCES-BASEL, 2024, 14 (12):
  • [9] Area-Efficient Fault-Tolerant Design for Low-Density Parity-Check Decoders
    Li, Bohua
    Pei, Yukui
    Ge, Ning
    2016 IEEE 84TH VEHICULAR TECHNOLOGY CONFERENCE (VTC FALL), 2016,
  • [10] Implementation of a Reduced Decoding Algorithm Complexity for Quasi-Cyclic Split-Row Threshold Low-Density Parity-Check Decoders
    Mejmaa, Bilal
    Aqil, Chakir
    Akharraz, Ismail
    Ahaitouf, Abdelaziz
    INFORMATION, 2024, 15 (11)