Parametric analysis of a hybrid 1-bit full adder in UDSM and CNTFET Technology

被引:0
作者
Niranjan, Neeraj Kumar [1 ]
Singh, Rajendra Bahadur [1 ]
Rizvi, Navaid Z. [1 ]
机构
[1] Gautam Buddha Univ, Sch ICT, Greater Noida, India
来源
2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT) | 2016年
关键词
Adders; Pass Transistor Logic (PTL); Complementary Pass transistor Logic (CPL); low power; high speed; power delay product;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The basic arithmetic operation used in many VLSI circuits is addition, therefore reduction in power dissipation of 1 bit adder cell will improve the performance of most of electronic devices. Carbon nanotube field effect transistor (CNTFET) is found to be one of the most promising alternatives for MOSFET. The CNTFET is a transistor in which a carbon nanotube (CNT) is used in the channel region. In this paper we have proposed CNTFETs for designing a 1-bit Hybrid full adder circuit, from which power, delay and power delay products are calculated. This paper also presents power analysis of the seven full adder cells reported as having a low PDP (Power Delay Product), by means of speed and power consumption. These full adders were designed upon various logic styles to derive the sum and carry outputs. The existing standard full adders and the proposed hybrid full adders [I] are designed and showed with better result comparison. This paper describes how the proposed hybrid full adders [1] are better in contrast to the standard full adders and also analyses how the standard full adders are not giving faithful results. The circuit was implemented using Cadence Virtuoso tools in 180, 90, 45nm and 32nm technology. We have tested these circuit for a supply of 1.8V for 180nm, 1.2V for 90nm, 1V for 45nm and 0.8V for 32nm CNTFET technology.
引用
收藏
页码:4267 / 4272
页数:6
相关论文
共 50 条
[31]   Power optimization of 1-bit CMOS full adder using gate resizing and voltage scaling technique [J].
Xie, Q ;
Chen, CH .
CCCT 2003, VOL 4, PROCEEDINGS: COMPUTER, COMMUNICATION AND CONTROL TECHNOLOGIES: I, 2003, :213-217
[32]   A 1-bit full adder using CNFET based dual chirality high speed domino logic [J].
Garg, Sandeep ;
Gupta, Tarun K. ;
Pandey, Amit K. .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (01) :115-133
[33]   True Energy-Performance Analysis of the MTJ-Based Logic-in-Memory Architecture (1-Bit Full Adder) [J].
Ren, Fengbo ;
Markovic, Dejan .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (05) :1023-1028
[34]   Performance Analysis of 1 bit Full Adder Using GDI Logic [J].
Mohan, Shoba ;
Rangaswamy, Nakkeeran .
2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
[35]   Two Low Power and High Efficient Full Adder Cells Based on CNTFET Technology [J].
Farahani, Masoud ;
Moradi, Mona .
INTERNATIONAL JOURNAL OF NANOELECTRONICS AND MATERIALS, 2018, 11 (03) :321-331
[36]   Optimization of Hybrid CMOS Designs Using a New Energy Efficient 1 Bit Hybrid Full Adder [J].
Lakshmi, S. ;
Raj, Meenu C. ;
Krishnadas, Deepti .
PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES 2018), 2018, :905-908
[37]   1-bit full adder design using next generation semiconductor devices and performance benchmarking at low supply voltages [J].
Lakshmanachari, S. ;
Shaik, Sadulla ;
Satyanarayana, G. S. R. ;
Vasavi, Inapudi ;
Vijay, Vallabhuni ;
Pittala, Chandra Shekar .
INTERNATIONAL JOURNAL OF SYSTEM ASSURANCE ENGINEERING AND MANAGEMENT, 2024, 15 (03) :950-956
[38]   1-bit full adder design using next generation semiconductor devices and performance benchmarking at low supply voltages [J].
S. Lakshmanachari ;
Sadulla Shaik ;
G. S. R. Satyanarayana ;
Inapudi Vasavi ;
Vallabhuni Vijay ;
Chandra Shekar Pittala .
International Journal of System Assurance Engineering and Management, 2024, 15 :950-956
[39]   Symmetrical, Low-Power, and High-Speed 1-Bit Full Adder Cells Using 32nm Carbon Nanotube Field-effect Transistors Technology [J].
Shafiabadi, M. H. ;
Mehrabani, Y. Safaei .
INTERNATIONAL JOURNAL OF ENGINEERING, 2015, 28 (10) :1447-1454
[40]   Fast and High-Performing 1-Bit Full Adder Circuit Based on Input Switching Activity Patterns and Gate Diffusion Input Technique [J].
Inamul Hussain ;
Saurabh Chaudhury .
Circuits, Systems, and Signal Processing, 2021, 40 :1762-1787