Parametric analysis of a hybrid 1-bit full adder in UDSM and CNTFET Technology

被引:0
|
作者
Niranjan, Neeraj Kumar [1 ]
Singh, Rajendra Bahadur [1 ]
Rizvi, Navaid Z. [1 ]
机构
[1] Gautam Buddha Univ, Sch ICT, Greater Noida, India
来源
2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT) | 2016年
关键词
Adders; Pass Transistor Logic (PTL); Complementary Pass transistor Logic (CPL); low power; high speed; power delay product;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The basic arithmetic operation used in many VLSI circuits is addition, therefore reduction in power dissipation of 1 bit adder cell will improve the performance of most of electronic devices. Carbon nanotube field effect transistor (CNTFET) is found to be one of the most promising alternatives for MOSFET. The CNTFET is a transistor in which a carbon nanotube (CNT) is used in the channel region. In this paper we have proposed CNTFETs for designing a 1-bit Hybrid full adder circuit, from which power, delay and power delay products are calculated. This paper also presents power analysis of the seven full adder cells reported as having a low PDP (Power Delay Product), by means of speed and power consumption. These full adders were designed upon various logic styles to derive the sum and carry outputs. The existing standard full adders and the proposed hybrid full adders [I] are designed and showed with better result comparison. This paper describes how the proposed hybrid full adders [1] are better in contrast to the standard full adders and also analyses how the standard full adders are not giving faithful results. The circuit was implemented using Cadence Virtuoso tools in 180, 90, 45nm and 32nm technology. We have tested these circuit for a supply of 1.8V for 180nm, 1.2V for 90nm, 1V for 45nm and 0.8V for 32nm CNTFET technology.
引用
收藏
页码:4267 / 4272
页数:6
相关论文
共 50 条
  • [1] Performance Optimization of 1-bit Full Adder Cell based on CNTFET Transistor
    Ghabri, Houda
    Ben Issa, Dalenda
    Samet, Hekmet
    ENGINEERING TECHNOLOGY & APPLIED SCIENCE RESEARCH, 2019, 9 (06) : 4933 - 4936
  • [2] Performance Comparison of 1-Bit Conventional and Hybrid Full Adder Circuits
    Hussain, Inamul
    Chaudhury, Saurabh
    ADVANCES IN COMMUNICATION, DEVICES AND NETWORKING, 2018, 462 : 43 - 50
  • [3] Comprehensive Analysis of a Power-Efficient 1-Bit Hybrid Full Adder Cell
    Kanojia, Ayush
    Agrawal, Sachin
    Lorenzo, Rohit
    WIRELESS PERSONAL COMMUNICATIONS, 2023, 129 (02) : 1097 - 1111
  • [4] Comprehensive Analysis of a Power-Efficient 1-Bit Hybrid Full Adder Cell
    Ayush Kanojia
    Sachin Agrawal
    Rohit Lorenzo
    Wireless Personal Communications, 2023, 129 : 1097 - 1111
  • [5] A 4-bit CMOS Full Adder of 1-bit Hybrid 13T Adder With A New SUM Circuit
    Jie, Lee Shing
    Ruslan, Siti Hawa
    PROCEEDINGS OF THE 14TH IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT (SCORED), 2016,
  • [6] Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit
    Bhattacharyya, Partha
    Kundu, Bijoy
    Ghosh, Sovan
    Kumar, Vinay
    Dandapat, Anup
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) : 2001 - 2008
  • [7] Performance Evaluation of Efficient Low Power 1-bit Hybrid Full Adder
    Upadhyay, Rahul Mani
    Chauhan, R. K.
    Kumar, Manish
    ADCAIJ-ADVANCES IN DISTRIBUTED COMPUTING AND ARTIFICIAL INTELLIGENCE JOURNAL, 2022, 11 (04): : 475 - 488
  • [8] Comparative Analysis and Optimization of Active Power and Delay of 1-Bit Full Adder at 45 nm Technology
    Gupta, Raju
    Pandey, Satya Prakash
    Akashe, Shyam
    2013 STUDENTS CONFERENCE ON ENGINEERING AND SYSTEMS (SCES): INSPIRING ENGINEERING AND SYSTEMS FOR SUSTAINABLE DEVELOPMENT, 2013,
  • [9] On the design of low power 1-bit full adder cell
    Maeen, Mehrdad
    Foroutan, Vahid
    Navi, Keivan
    IEICE ELECTRONICS EXPRESS, 2009, 6 (16): : 1148 - 1154
  • [10] High-Performance 1-Bit Full Adder With Excellent Driving Capability for Multistage Structures
    Rafiee, Mahmood
    Shiri, Nabiollah
    Sadeghi, Ayoub
    IEEE EMBEDDED SYSTEMS LETTERS, 2022, 14 (01) : 47 - 50