Processor-level reliability simulator for time-dependent gate dielectric breakdown

被引:8
作者
Chen, Chang-Chih [1 ]
Liu, Taizhi [1 ]
Cha, Soonyoung [1 ]
Milor, Linda [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comptuer Engn, Atlanta, GA 30332 USA
基金
美国国家科学基金会;
关键词
Microprocessor; Modeling; Timing analysis; Cache; Gate oxide breakdown; Time-dependent dielectric breakdown; LEAKAGE CURRENT; DEGRADATION; IMPACT; MODEL;
D O I
10.1016/j.micpro.2015.10.002
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Time-dependent gate dielectric breakdown (TDDB) is a leading reliability concern for modern microprocessors. In this paper, a framework is proposed to analyze the impact of TDDB on state-of-art microprocessors and to estimate microprocessor lifetimes due to TDDB. Our methodology finds the detailed electrical stress and temperature of each device within a microprocessor system running a variety of standard benchmarks. Combining the electrical stress profiles, thermal profiles, and device-level models, we perform timing analysis on the critical paths of a microprocessor using our methodology to characterize microprocessor performance degradation due to TDDB and to estimate the lifetime distribution of logic blocks. In addition, we study DC noise margins in conventional 6T SRAM cells as a function of TDDB degradation to estimate memory lifetime distributions. The lifetimes of memory blocks are then combined with the lifetimes of logic blocks to provide an estimate of the system lifetime distribution. (C) 2015 Elsevier B.V. All rights reserved.
引用
收藏
页码:950 / 960
页数:11
相关论文
共 28 条
  • [1] [Anonymous], P IEEE INT REL PHYS
  • [2] Backend Dielectric Reliability Full Chip Simulator
    Bashir, Muhammad Muqarrab
    Chen, Chang-Chih
    Milor, Linda
    Kim, Dae Hyun
    Lim, Sung Kyu
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (08) : 1750 - 1776
  • [3] Chen C.-C., 2014, IEEE INT REL PHYS S
  • [4] Simulation of system backend dielectric reliability
    Chen, Chang-Chih
    Bashir, Muhammad
    Milor, Linda
    Kim, Dae Hyun
    Lim, Sung Kyu
    [J]. MICROELECTRONICS JOURNAL, 2014, 45 (10) : 1327 - 1334
  • [5] Chen CC, 2013, DES AUT TEST EUROPE, P1615
  • [6] Backend dielectric reliability simulator for microprocessor system
    Chen, Chang-Chih
    Ahmed, Fahad
    Kim, Dae Hyun
    Lim, Sung Kyu
    Milor, Linda
    [J]. MICROELECTRONICS RELIABILITY, 2012, 52 (9-10) : 1953 - 1959
  • [7] Choudhury M, 2010, DES AUT TEST EUROPE, P423
  • [8] A new model for the field dependence of intrinsic and extrinsic time-dependent dielectric breakdown
    Degraeve, R
    Ogier, JL
    Bellens, R
    Roussel, PJ
    Groeseneken, G
    Maes, HE
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (02) : 472 - 481
  • [9] Relation between breakdown mode and breakdown location in short channel NMOSFETs and its impact on reliability specifications
    Degraeve, R
    Kaczer, B
    De Keersgieter, A
    Groeseneken, G
    [J]. 39TH ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM 2001, 2001, : 360 - 366
  • [10] Implementation of a 32-bit RISC processor for the data-intensive architecture processing-in-memory chip
    Draper, J
    Sondeen, J
    Mediratta, S
    Kim, I
    [J]. IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES, AND PROCESSORS, PROCEEDINGS, 2002, : 163 - 172