Silicon single-electron transistors with sidewall depletion gates and their application to dynamic single-electron transistor logic

被引:0
|
作者
Kim, DH [1 ]
Sung, SK
Kim, KR
Lee, JD
Park, BG
Choi, BH
Hwang, SW
Ahn, D
机构
[1] Seoul Natl Univ, Sch Elect Engn, Inter Univ Semicond Res Ctr, Seoul 151742, South Korea
[2] Univ Seoul, Inst Quantum Informat Proc & Syst, Seoul 130743, South Korea
关键词
controllability; conventional lithography; process technology; reproducibility; sidewall depletion gates; SOI;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Novel single-electron transistors (SETs) with side-wall depletion gates on a silicon-on-insulator nanometer-scale wire are proposed and fabricated, using the combination of the conventional lithography and process technology. Clear Coulomb oscillation originated from the two electrically induced tunnel junctions and the single Si island between them is observed at 77 K. The island size dependence of the electrical characteristics shows the good controllability and reproducibility of the proposed fabrication method. Furthermore, the device characteristics are immune to gate bias conditions, and the position of Coulomb oscillation peak is controlled by the sidewall depletion gate voltage, without the additional gate electrode. Based on the current switching by sidewall gate voltage, the basic operation of the dynamic four-input multifunctional SET logic circuit is demonstrated at 10 K. The proposed SET offers the feasibility of the device design and optimization for SET logic circuits, in that its device parameters and circuit parameters are controllable by the conventional VLSI technology.
引用
收藏
页码:627 / 635
页数:9
相关论文
共 50 条
  • [31] Programmable Logic Arrays in Single-Electron Transistor Technology
    Gerousis, Costa
    Grepiotis, Arthur
    ICSES 2008 INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS, CONFERENCE PROCEEDINGS, 2008, : 81 - 84
  • [32] Graphene single-electron transistors
    Ihn, T.
    Guettinger, J.
    Molitor, F.
    Schnez, S.
    Schurtenberger, E.
    Jacobsen, A.
    Hellmueller, S.
    Frey, T.
    Droescher, S.
    Stampfer, C.
    Ensslin, K.
    MATERIALS TODAY, 2010, 13 (03) : 44 - 50
  • [33] Multifunctional Boolean logic using single-electron transistors
    Nishiguchi, K
    Inokawa, H
    Ono, Y
    Fujiwara, A
    Takahashi, Y
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (11): : 1809 - 1817
  • [34] Comparative study on the energy efficiency of logic gates based on single-electron transistor technology
    Choi, Changmin
    Lee, Jieun
    Park, Sungwook
    Chung, In-Young
    Kim, Chang-Joon
    Park, Byung-Gook
    Kim, Dong Myong
    Kim, Dae Hwan
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2009, 24 (06)
  • [35] Single-Electron Transistor Based Implementation of NOT, Feynman, and Toffoli Gates
    Khan, Mozammel H. A.
    2015 IEEE 45TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, 2015, : 66 - 71
  • [36] PROTOTYPE NANOSTRUCTURE SILICON SINGLE-ELECTRON TRANSISTOR DEVELOPED
    不详
    NTT REVIEW, 1995, 7 (02): : 2 - 2
  • [37] Room temperature nanocrystalline silicon single-electron transistors
    1600, American Institute of Physics Inc. (94):
  • [38] Coulomb blockade, single-electron transistors and circuits in silicon
    Durrani, ZAK
    PHYSICA E-LOW-DIMENSIONAL SYSTEMS & NANOSTRUCTURES, 2003, 17 (1-4): : 572 - 578
  • [39] Room temperature nanocrystalline silicon single-electron transistors
    Tan, YT
    Kamiya, T
    Durrani, ZAK
    Ahmed, H
    JOURNAL OF APPLIED PHYSICS, 2003, 94 (01) : 633 - 637
  • [40] Simulation of the nanoelectronic single-electron transistor and the nanoelectronic C-NOT single-electron gate
    Zardalidis, George T.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1303 - 1306