Technology for fabrication of sub-20 nm Silicon planar nanowires array

被引:4
|
作者
Miakonkikh, Andrey V. [1 ]
Tatarintsev, Andrey A. [1 ]
Rogozhin, Alexander E. [1 ]
Rudenko, Konstantin V. [1 ]
机构
[1] Russian Acad Sci, Inst Phys & Technol, 34 Nakhimovsky Av, Moscow 117218, Russia
关键词
Silicon nanowire; low-dimensional structure; nanoscale features; reactive ion etching; thermal oxidation;
D O I
10.1117/12.2267112
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The results presented on Silicon one-dimensional structures fabrication which are promising for application in nanoelectronics, sensors, THz-applications. We employ two-stage technology of precise anizotropic plasma etching of silicon over e-beam resist and isotropic removal of thermally oxidised defected surface layer of silicon by wet etch. As first the process for nano-fins fabrication on SOI substrate was developed. HSQ resist was used as a negative-tone electron beam resist with good etch-resistance, high resolution and high mechanical stability. The etching was performed by RIE in mix of SF6 + C4F8. plasma. By changing the ratio SF6: C4F8, the sidewall profile angle can be controlled thoroughly. Next step to minimize lateral size of structures and reduce impact of surface defects on electron mobility in core of nanowires was the application of surface thermal oxidation to defected layer. It was used for selective removal of damaged silicon layer and polymer residues. Oxidation was performed with controlled flow of dry oxygen and water vapour. Oxidation rate was precisely controlled by ex-situ spectral ellipsometry on unpatterned chips As a result the arrays of planar sub-20 nm Silicon nanowires with length in the range 200 nm - 500 um were made.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] Fabrication of Metallic Nanostructures of Sub-20 nm with an Optimized Process of E-Beam Lithography and Lift-Off
    Yue, Weisheng
    Wang, Zhihong
    Wang, Xianbin
    Chen, Longqing
    Yang, Yang
    Chew, Basil
    Syed, Ahad
    Wong, Kim Chong
    Zhang, Xixiang
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2012, 12 (01) : 696 - 699
  • [42] FABRICATION OF SUB-20 NM TRENCHES IN SILICON-NITRIDE USING CHF3/O2 REACTIVE ION ETCHING AND OBLIQUE METALLIZATION
    WONG, TKS
    INGRAM, SG
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1992, 10 (06): : 2393 - 2397
  • [43] Carbon Nanotube Circuit Integration up to Sub-20 nm Channel Lengths
    Shulaker, Max Marcel
    Van Rethy, Jelle
    Wu, Tony F.
    Liyanage, Luckshitha Suriyasena
    Wei, Hai
    Li, Zuanyi
    Pop, Eric
    Gielen, Georges
    Wong, H. -S. Philip
    Mitra, Subhasish
    ACS NANO, 2014, 8 (04) : 3434 - 3443
  • [44] Cost-Effective Sub-20 nm Lithography: Smart Chemicals to the Rescue
    Dammel, Ralph R.
    JOURNAL OF PHOTOPOLYMER SCIENCE AND TECHNOLOGY, 2011, 24 (01) : 33 - 42
  • [45] Large Area Metal Nanowire Arrays with Tunable Sub-20 nm Nanogaps
    Loan Le Thi Ngoc
    Jin, Mingliang
    Wiedemair, Justyna
    van den Berg, Albert
    Carlen, Edwin T.
    ACS NANO, 2013, 7 (06) : 5223 - 5234
  • [46] Sub-20 nm Trench Patterning with a Hybrid Chemical Shrink and SAFIER Process
    Chen, Yijian
    Xu, Xumou
    Chen, Hao
    Miao, Liyan
    Blanco, Pokhui
    Cai, Man-Ping
    Ngai, Chris S.
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXVI, 2009, 7273
  • [47] High Temperature Performance of Flexible SOI FinFETs with Sub-20 nm Fins
    Diab, A.
    Sevilla, G. A. Torres
    Ghoneim, M. T.
    Hussain, M. M.
    2014 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2014,
  • [48] A study of the reproducibility of electron beam induced deposition for sub-20 nm lithography
    Hari, Sangeetha
    Verduin, Thomas
    Kruit, Pieter
    Hagen, Cornelis W.
    MICRO AND NANO ENGINEERING, 2019, 4 : 1 - 6
  • [49] Comparative study of TDDB models on BEOL interconnects for sub-20 nm spacings
    Mahmud, Niaz
    Azhari, Nabihah
    Lloyd, J. R.
    2019 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2019,
  • [50] Flexible and Transparent Silicon-on-Polymer Based Sub-20 nm Non-planar 3D FinFET for Brain-Architecture Inspired Computation
    Sevilla, Galo A. Torres
    Rojas, Jhonathan P.
    Fahad, Hossain M.
    Hussain, Aftab M.
    Ghanem, Rawan
    Smith, Casey E.
    Hussain, Muhammad M.
    ADVANCED MATERIALS, 2014, 26 (18) : 2794 - 2799