Power Delay Product Optimized Hybrid Full Adder Circuits

被引:0
作者
Rashid, M. [1 ]
Muhtaroglu, A. [2 ]
机构
[1] Middle East Tech Univ, Sustainable Environm & Energy Syst, Northern Cyprus Campus, TR-10 Guzelyurt, Mersin, Turkey
[2] Middle East Tech Univ, Dept Elect Elect Engn, Northern Cyprus Campus, TR-10 Guzelyurt, Mersin, Turkey
来源
2017 INTERNATIONAL ARTIFICIAL INTELLIGENCE AND DATA PROCESSING SYMPOSIUM (IDAP) | 2017年
关键词
Arithmetic Circuits; Full Adders; PDP Optimization; VLSI; High speed; Low Power; PASS-TRANSISTOR LOGIC; CMOS TECHNOLOGY; ARRAY MULTIPLIER; DESIGN; ARCHITECTURE; GATES;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Data processing performed by adder circuits need to achieve low delay and low power at the same time while maintaining low cost, due to the steep growth in mobile computation devices. Recently proposed 1-bit full adder design that hybridizes transmission gates (TG) and standard CMOS offers significant PDP improvement. Two full adder implementations are presented in this paper which further optimizes the previously presented circuits: First (CKT1) deploys GDI-cell based XNOR module to decrease PDP, while the second circuit (CKT2) reduces the worst case delay with equivalent PDP. Simulation results indicate the proposed CKT1 has 4.8% and 2.5% reduced PDP for realistic cascade and FO4 loads respectively, with 16% improved cost compared to literature. CKT2 maintains comparable PDP with 11.3% and 2% improved delay for realistic cascade and FO4 loads respectively.
引用
收藏
页数:4
相关论文
共 29 条
  • [1] CMOS Full-Adders for Energy-Efficient Arithmetic Applications
    Aguirre-Hernandez, Mariano
    Linares-Aranda, Monico
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (04) : 718 - 721
  • [2] Power-delay optimization of D-latch/MUX source coupled logic gates
    Alioto, M
    Palumbo, G
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2005, 33 (01) : 65 - 86
  • [3] Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit
    Bhattacharyya, Partha
    Kundu, Bijoy
    Ghosh, Sovan
    Kumar, Vinay
    Dandapat, Anup
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) : 2001 - 2008
  • [4] Bui HT, 2002, IEEE T CIRCUITS-II, V49, P25, DOI 10.1109/82.996055
  • [5] A review of 0.18-μm full adder performances for tree structured arithmetic circuits
    Chang, CH
    Gu, JM
    Zhang, MY
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (06) : 686 - 695
  • [6] Constant Delay Logic Style
    Chuang, Pierce
    Li, David
    Sachdev, Manoj
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (03) : 554 - 565
  • [7] Ercan F., 2015, 5 INT C ENERGY AWARE, P1
  • [8] Fadavi-Ardekani J., 1993, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, V1, P120, DOI 10.1109/92.238424
  • [9] Design of robust, energy-efficient full adders for deep-submicrometer design using hybrid-CMOS logic style
    Goel, Sumeer
    Kumar, Ashok
    Bayoumi, Magdy A.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (12) : 1309 - 1321
  • [10] A 54 X 54-B REGULARLY STRUCTURED TREE MULTIPLIER
    GOTO, G
    SATO, T
    NAKAJIMA, M
    SUKEMURA, T
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (09) : 1229 - 1236