FPGA implementation of the high-speed floating-point operation

被引:0
作者
Ji, XS [1 ]
Wang, SR [1 ]
机构
[1] Southern Univ, Sch Commun&Control, Wuxi 214063, Jiangsu, Peoples R China
来源
ICEMI 2005: Conference Proceedings of the Seventh International Conference on Electronic Measurement & Instruments, Vol 3 | 2005年
关键词
floating-point operation; FPGA; triple data path;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, algorithms of the floating-pointmultiplication and addition are discussed. The modified Booth algorithm is founded to be an ideal algorithm Without considering the sign of the multiplier and the multiplicand, modifying the product can be eliminated and the operation speed of the multiplier is improved greatly. A low-power triple data-path architecture can be used to finish the addition.. where the prediction of the leading-one can be operated in paralleled with the subtraction of mantissa. It greatly reduces the delay of the whole floating-point adder. The floating-point operation is also implemented and synthesized in the Altera field programmable gate array (FPGA).
引用
收藏
页码:626 / 629
页数:4
相关论文
共 50 条
  • [41] High-Speed, SAD Based Wavefront Sensor Architecture Implementation on FPGA
    Kincses, Zoltan
    Orzo, Laszlo
    Nagy, Zoltan
    Mezo, Gyorgy
    Szolgay, Peter
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2011, 64 (03): : 279 - 290
  • [42] High-speed implementation of fractal image compression in low cost FPGA
    Saad, A-M. H. Y.
    Abdullah, M. Z.
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 47 : 429 - 440
  • [43] FPGA Implementation of High-Speed Parallel Maximum a Posteriori (MAP) Decoders
    del Barco, Martin I.
    Maggio, Gabriel N.
    Morero, Damian A.
    Fernandez, Javier
    Ramos, Facundo
    Carrer, Hugo S.
    Hueda, Mario R.
    2009 ARGENTINE SCHOOL OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (EAMTA 2009), 2009, : 98 - +
  • [44] The Design and Implementation of ECC High-speed Encryption Engine Based on FPGA
    Liang, Wei
    Xu, JianBo
    Huang, WeiHong
    Peng, Li
    ADVANCED RESEARCH ON INDUSTRY, INFORMATION SYSTEM AND MATERIAL ENGINEERING, 2012, 459 : 544 - 548
  • [45] High-Speed, SAD Based Wavefront Sensor Architecture Implementation on FPGA
    Zoltán Kincses
    László Orzó
    Zoltán Nagy
    György Mező
    Péter Szolgay
    Journal of Signal Processing Systems, 2011, 64 : 279 - 290
  • [46] Implementation of IEEE 754 Compliant Single Precision Floating-Point Adder Unit Supporting Denormal Inputs on Xilinx FPGA
    Shirke, Milind
    Chandrababu, Sajish
    Abhyankar, Yogindra
    2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, : 408 - 412
  • [47] FPGA Implementation of a Floating-Point Quaternion-Based Attitude Determination Solution Using Peano-Baker Algorithm
    He, Ying
    Shi, Zhong-ke
    2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 2279 - 2284
  • [48] A Pipelined Architecture for User-defined Floating-point Complex Division on FPGA
    Huang, Shaobing
    Yu, Li
    Han, Fang-jian
    Luo, Yiwen
    2017 IEEE 30TH CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2017,
  • [49] Power and Performance Tradeoff of a Floating-point Intensive Kernel on OpenCL FPGA Platform
    Jin, Zheming
    Finkel, Hal
    2018 IEEE INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS (IPDPSW 2018), 2018, : 716 - 720
  • [50] Closing the gap: CPU and FPGA trends in sustainable floating-point BLAS performance
    Underwood, KD
    Hemmert, KS
    12TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2004, : 219 - 228