Bayesian Optimization Approach for Analog Circuit Synthesis Using Neural Network

被引:0
作者
Zhang, Shuhan [1 ]
Lyu, Wenlong [1 ]
Yang, Fan [1 ]
Yan, Changhao [1 ]
Zhou, Dian [1 ,2 ]
Zeng, Xuan [1 ]
机构
[1] Fudan Univ, Microelect Dept, State Key Lab ASIC & Syst, Shanghai, Peoples R China
[2] Univ Texas Dallas, Dept Elect Engn, Richardson, TX 75083 USA
来源
2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE) | 2019年
基金
中国国家自然科学基金;
关键词
Bayesian optimization; Gaussian process; Neural Network; Analog Circuit Synthesis;
D O I
10.23919/date.2019.8714788
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Bayesian optimization with Gaussian process as surrogate model has been successfully applied to analog circuit synthesis. In the traditional Gaussian process regression model, the kernel functions are defined explicitly. The computational complexity of training is O (N-3), and the computation complexity of prediction is O(N-2), where N is the number of training data. Gaussian process model can also be derived from a weight space view, where the original data are mapped to feature space, and the kernel function is defined as the inner product of nonlinear features. In this paper, we propose a Bayesian optimization approach for analog circuit synthesis using neural network. We use deep neural network to extract good feature representations, and then define Gaussian process using the extracted features. Model averaging method is applied to improve the quality of uncertainty prediction. Compared to Gaussian process model with explicitly defined kernel functions, the neural-network-based Gaussian process model can automatically learn a kernel function from data, which makes it possible to provide more accurate predictions and thus accelerate the follow-up optimization procedure. Also, the neural-network-based model has O(N) training time and constant prediction time. The efficiency of the proposed method has been verified by two real-world analog circuits.
引用
收藏
页码:1463 / 1468
页数:6
相关论文
共 50 条
  • [41] A New Neural Network Approach to Electronic Circuit Fault Diagnosis
    Tian, WenJie
    Geng, Yu
    PROCEEDINGS OF THE FIRST INTERNATIONAL WORKSHOP ON EDUCATION TECHNOLOGY AND COMPUTER SCIENCE, VOL II, 2009, : 259 - 263
  • [42] Neural network-based hybrid modeling approach incorporating Bayesian optimization with industrial soft sensor application
    Yu, Zhenhua
    Zhang, Zhongyi
    Jiang, Qingchao
    Yan, Xuefeng
    KNOWLEDGE-BASED SYSTEMS, 2024, 301
  • [43] CONVOLUTIONAL NEURAL NETWORK USING BAYESIAN OPTIMIZATION FOR LASER WELDING TAILOR ROLLED BLANKS PENETRATION DETECTION
    Zhang, Zhehao
    Zhang, Yi
    Luo, Feng
    Li, Jie
    Lu, Cheng
    Zhao, Yuze
    Zhang, Hang
    Lu, Ange
    PROCEEDINGS OF THE ASME 14TH INTERNATIONAL MANUFACTURING SCIENCE AND ENGINEERING CONFERENCE, 2019, VOL 2, 2019,
  • [44] Bayesian Hyperparameter Optimization for Deep Neural Network-Based Network Intrusion Detection
    Masum, Mohammad
    Shahriar, Hossain
    Haddad, Hisham
    Faruk, Md Jobair Hossain
    Valero, Maria
    Khan, Md Abdullah
    Rahman, Mohammad A.
    Adnan, Muhaiminul, I
    Cuzzocrea, Alfredo
    Wu, Fan
    2021 IEEE INTERNATIONAL CONFERENCE ON BIG DATA (BIG DATA), 2021, : 5413 - 5419
  • [45] Intelligent rockburst prediction model with sample category balance using feedforward neural network and Bayesian optimization
    Li, Diyuan
    Liu, Zida
    Xiao, Peng
    Zhou, Jian
    Armaghani, Danial Jahed
    UNDERGROUND SPACE, 2022, 7 (05) : 833 - 846
  • [46] Dynamic prediction of overhead transmission line ampacity based on the BP neural network using Bayesian optimization
    Sun, Yong
    Liu, Yuanqi
    Wang, Bowen
    Lu, Yu
    Fan, Ruihua
    Song, Xiaozhe
    Jiang, Yong
    She, Xin
    Shi, Shengyao
    Ma, Kerui
    Zhang, Guoqing
    Shen, Xinyi
    FRONTIERS IN ENERGY RESEARCH, 2024, 12
  • [47] tSS-BO: Scalable Bayesian Optimization for Analog Circuit Sizing via Truncated Subspace Sampling
    Gu, Tianchen
    Wang, Jiaqi
    Bi, Zhaori
    Yan, Changhao
    Yang, Fan
    Qin, Yajie
    Cui, Tao
    Zeng, Xuan
    2024 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2024,
  • [48] BBGP-sDFO: Batch Bayesian and Gaussian Process Enhanced Subspace Derivative Free Optimization for High-Dimensional Analog Circuit Synthesis
    Gu, Tianchen
    Li, Wangzhen
    Zhao, Aidong
    Bi, Zhaori
    Li, Xudong
    Yang, Fan
    Yan, Changhao
    Hu, Wenchuang
    Zhou, Dian
    Cui, Tao
    Liu, Xin
    Zhang, Zaikun
    Zeng, Xuan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (02) : 417 - 430
  • [49] A novel neural-network approach of analog fault diagnosis based on kernel discriminant analysis and particle swarm optimization
    Xiao, Yingqun
    Feng, Lianggui
    APPLIED SOFT COMPUTING, 2012, 12 (02) : 904 - 920
  • [50] Analog Implementation of Neural Network
    Desai, Vraj
    Darji, Pallavi G.
    SOFT COMPUTING AND ITS ENGINEERING APPLICATIONS, ICSOFTCOMP 2022, 2023, 1788 : 111 - 122