Design and performance analysis of a zonal DCT-based image encoder for Wireless Camera Sensor Networks

被引:10
作者
Kaddachi, Med Lassaad [1 ]
Soudani, Adel [1 ]
Lecuire, Vincent [2 ,3 ]
Makkaoui, Leila [2 ,3 ]
Moureaux, Jean-Marie [2 ,3 ]
Torki, Kholdoun [4 ]
机构
[1] Fac Sci Monastir 5019, Lab Elect & Microelect LAB IT06, Monastir Fsm, Tunisia
[2] Univ Lorraine, CRAN, UMR 7039, F-54506 Vandoeuvre Les Nancy, France
[3] CNRS, CRAN, UMR 7039, F-75700 Paris, France
[4] Circuits Multiproject, F-38031 Grenoble, France
关键词
Image compression; Zonal-based DCT; Wireless sensor networks; System-on-Chip; VLSI; MULTIPLIERLESS;
D O I
10.1016/j.mejo.2012.06.010
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Systems mapped on CMOS architectures are often expected to achieve high processing bandwidth and low energy consumption. However, a specific care should be paid to adequate the algorithm structure to the circuit architecture when designing multimedia wireless embedded networking systems. This paper addresses the problem of low power consumption and real time constraints for image communication in wireless camera sensor networks (WCSN). It presents a low-complexity hardware implementation of JPEG-like encoder for image compression and paquetization. The designed circuit is planned to be embedded in the camera sensor node to relieve the main processor of the data processing tasks. This encoder combines the best lifting DCT algorithm of the literature with a zonal coding approach. The former reduces the number of operations required per DCT coefficient while the latter reduces the number of coefficients to be computed, quantized and encoded. We study the tradeoff between the size of the zonal mask (a square zone of size k) and the visual image quality as a function of the compression bitrate, then we describe the hardware features of the JPEG-like circuit when implemented on different FPGAs and ASIC prototypes. Performance evaluation is provided for several ranges of compression bitrate, accordingly with the right value of k. Considering a grayscale image compressed to 0.25 bpp for example, k=4 is the best choice. In this case, and for an image of 128 x 128 pixels, the CMOS circuit of the proposed encoder, synthesized using 45 nm integration technology, clocks at 360 MHz and consumes 18.02 mW. It outperforms most of similar circuits being presented in the literature. (c) 2012 Elsevier Ltd. All rights reserved.
引用
收藏
页码:809 / 817
页数:9
相关论文
共 30 条
[1]   Multiplierless and fully pipelined JPEG compression soft IP targeting FPGAs [J].
Agostini, Luciano Volcan ;
Silva, Ivan Saraiva ;
Barnpi, Sergio .
MICROPROCESSORS AND MICROSYSTEMS, 2007, 31 (08) :487-497
[2]  
Agostini LV, 2005, DSD 2005: 8th Euromicro Conference on Digital System Design, Proceedings, P210
[3]   FPGA vs. ASIC for low power applications [J].
Amara, Amara ;
Amiel, Frederic ;
Ea, Thomas .
MICROELECTRONICS JOURNAL, 2006, 37 (08) :669-677
[4]  
[Anonymous], 2005, PROC ACM SENSYS
[5]  
Arai Y., 1988, Transactions of the Institute of Electronics, Information and Communication Engineers E, VE71, P1095
[6]   Instrumenting the World with wireless sensor networks [J].
Estrin, D ;
Girod, L ;
Pottie, G ;
Srivastava, M .
2001 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-VI, PROCEEDINGS: VOL I: SPEECH PROCESSING 1; VOL II: SPEECH PROCESSING 2 IND TECHNOL TRACK DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS NEURALNETWORKS FOR SIGNAL PROCESSING; VOL III: IMAGE & MULTIDIMENSIONAL SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING - VOL IV: SIGNAL PROCESSING FOR COMMUNICATIONS; VOL V: SIGNAL PROCESSING EDUCATION SENSOR ARRAY & MULTICHANNEL SIGNAL PROCESSING AUDIO & ELECTROACOUSTICS; VOL VI: SIGNAL PROCESSING THEORY & METHODS STUDENT FORUM, 2001, :2033-2036
[7]  
Faundez C.D., 2011, IMAGE COMMUN, V26, P466
[8]  
Ferrigno L., 2005, P BAL COMP TRANSM PO
[9]  
Heyne B., 2006, P 14 EUR SIGN PROC C
[10]  
International Organization for Standardization. IUT-T Recommendation, 109181 ISOIEC IS