Efficient Hardware Implementation of CORDIC-Based Symbol Detector for GSM MIMO Systems: Algorithm and Hardware Architecture

被引:3
作者
Lu, Hoang-Yang [1 ]
Yen, Mao-Hsu [2 ]
Chang, Che-Wei [1 ]
Cheng, Chung-Wei [1 ]
Hsu, Tzu-Ching [1 ]
Lin, Yu-Chi [1 ]
机构
[1] Natl Taiwan Ocean Univ, Dept Elect Engn, Keelung 20224, Taiwan
[2] Natl Taiwan Ocean Univ, Dept Comp Sci & Engn, Keelung 20224, Taiwan
关键词
Symbols; Detectors; MIMO communication; Hardware; GSM; Computer architecture; Transmitting antennas; Givens rotation; CORDIC; symbol detector; GSM MIMO; SORTED QR DECOMPOSITION; SPATIAL MODULATION; COMPLEXITY;
D O I
10.1109/ACCESS.2022.3217523
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Aiming at providing an efficient hardware architecture for generalized spatial modulation (GSM) multiple-input multiple-output (MIMO) systems, in this paper a COordinate Rotation DIgital Computer (CORDIC) -based symbol detector is proposed. In the proposed detector, several CORDIC-based Givens rotation modules are conducted in parallel for the transmit antenna combinations (TACs) to facilitate QR-decomposition. After that, the proposed detector uses adders, shifters, and backward substitution mechanisms to currently estimate symbols for the corresponding TAC. At last, the estimated symbols and corresponding TAC index with the smallest distance measurement are chosen as the final solution. In particular, to achieve efficient hardware implementation, the architecture of the proposed detector has several features, including multiplication-free ranking mechanism, parallel CORDIC-based architectures, and shorter-bit-length multipliers. In addition, the overall architecture is pipelined to speed up the processing of the hardware. At last, computer simulations and hardware implementation are conducted under the configuration of four transmit, two active transmit, and four receive antennas. Simulation results reveal the proposed detector performs near to the optimal maximum likelihood (ML), but uses lower computational complexity. Additionally, the VLSI implementation results under the TSMC 90-nm CMOS technology show that the proposed hardware architecture requires 266K gates (KGEs), provides detection throughput 2.008 Gbps, works with pre-processing latency of 47 clock cycles, and has the hardware efficiency 7.54 (Mbps/KGEs) while operating at frequency 200.8 MHz. Moreover, implementation comparisons show the proposed architecture provides high throughput rate as well as hardware efficiency, and works with low pre-processing latency.
引用
收藏
页码:114232 / 114241
页数:10
相关论文
共 27 条
  • [21] Efficient CORDIC Algorithms and Architectures for Low Area and High Throughput Implementation
    Vachhani, Leena
    Sridharan, K.
    Meher, Pramod K.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (01) : 61 - 65
  • [22] Generalised Spatial Modulation System with Multiple Active Transmit Antennas and Low Complexity Detection Scheme
    Wang, Jintao
    Jia, Shuyun
    Song, Jian
    [J]. IEEE TRANSACTIONS ON WIRELESS COMMUNICATIONS, 2012, 11 (04) : 1605 - 1615
  • [23] Efficient algorithm for decoding layered space-time codes
    Wübben, D
    Böhnke, R
    Rinas, J
    Kühn, V
    Kammeyer, KD
    [J]. ELECTRONICS LETTERS, 2001, 37 (22) : 1348 - 1350
  • [24] Efficient Compressive Sensing Detectors for Generalized Spatial Modulation Systems
    Xiao, Lixia
    Yang, Ping
    Xiao, Yue
    Fan, Shiwen
    Di Renzo, Marco
    Xiang, Wei
    Li, Shaoqian
    [J]. IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, 2017, 66 (02) : 1284 - 1298
  • [25] Low-Complexity Signal Detection for Generalized Spatial Modulation
    Xiao, Yue
    Yang, Zongfei
    Dan, Lilin
    Yang, Ping
    Yin, Lu
    Xiang, Wei
    [J]. IEEE COMMUNICATIONS LETTERS, 2014, 18 (03) : 403 - 406
  • [26] Design Guidelines for Spatial Modulation
    Yang, Ping
    Di Renzo, Marco
    Xiao, Yue
    Li, Shaoqian
    Hanzo, Lajos
    [J]. IEEE COMMUNICATIONS SURVEYS AND TUTORIALS, 2015, 17 (01): : 6 - 26
  • [27] Younis A, 2010, CONF REC ASILOMAR C, P1498, DOI 10.1109/ACSSC.2010.5757786