Efficient Hardware Implementation of CORDIC-Based Symbol Detector for GSM MIMO Systems: Algorithm and Hardware Architecture

被引:3
作者
Lu, Hoang-Yang [1 ]
Yen, Mao-Hsu [2 ]
Chang, Che-Wei [1 ]
Cheng, Chung-Wei [1 ]
Hsu, Tzu-Ching [1 ]
Lin, Yu-Chi [1 ]
机构
[1] Natl Taiwan Ocean Univ, Dept Elect Engn, Keelung 20224, Taiwan
[2] Natl Taiwan Ocean Univ, Dept Comp Sci & Engn, Keelung 20224, Taiwan
关键词
Symbols; Detectors; MIMO communication; Hardware; GSM; Computer architecture; Transmitting antennas; Givens rotation; CORDIC; symbol detector; GSM MIMO; SORTED QR DECOMPOSITION; SPATIAL MODULATION; COMPLEXITY;
D O I
10.1109/ACCESS.2022.3217523
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Aiming at providing an efficient hardware architecture for generalized spatial modulation (GSM) multiple-input multiple-output (MIMO) systems, in this paper a COordinate Rotation DIgital Computer (CORDIC) -based symbol detector is proposed. In the proposed detector, several CORDIC-based Givens rotation modules are conducted in parallel for the transmit antenna combinations (TACs) to facilitate QR-decomposition. After that, the proposed detector uses adders, shifters, and backward substitution mechanisms to currently estimate symbols for the corresponding TAC. At last, the estimated symbols and corresponding TAC index with the smallest distance measurement are chosen as the final solution. In particular, to achieve efficient hardware implementation, the architecture of the proposed detector has several features, including multiplication-free ranking mechanism, parallel CORDIC-based architectures, and shorter-bit-length multipliers. In addition, the overall architecture is pipelined to speed up the processing of the hardware. At last, computer simulations and hardware implementation are conducted under the configuration of four transmit, two active transmit, and four receive antennas. Simulation results reveal the proposed detector performs near to the optimal maximum likelihood (ML), but uses lower computational complexity. Additionally, the VLSI implementation results under the TSMC 90-nm CMOS technology show that the proposed hardware architecture requires 266K gates (KGEs), provides detection throughput 2.008 Gbps, works with pre-processing latency of 47 clock cycles, and has the hardware efficiency 7.54 (Mbps/KGEs) while operating at frequency 200.8 MHz. Moreover, implementation comparisons show the proposed architecture provides high throughput rate as well as hardware efficiency, and works with low pre-processing latency.
引用
收藏
页码:114232 / 114241
页数:10
相关论文
共 27 条
  • [1] Alnajjar Khawla A., 2014, 2014 Australian Communications Theory Workshop (AusCTW), P22, DOI 10.1109/AusCTW.2014.6766422
  • [2] Toward Integrating Intelligence and Programmability in Open Radio Access Networks: A Comprehensive Survey
    Arnaz, Azadeh
    Lipman, Justin
    Abolhasan, Mehran
    Hiltunen, Matti
    [J]. IEEE ACCESS, 2022, 10 : 67747 - 67770
  • [3] Spatial Modulation for Generalized MIMO: Challenges, Opportunities, and Implementation
    Di Renzo, Marco
    Haas, Harald
    Ghrayeb, Ali
    Sugiura, Shinya
    Hanzo, Lajos
    [J]. PROCEEDINGS OF THE IEEE, 2014, 102 (01) : 56 - 103
  • [4] Golub G. H., 2013, Matrix Computations, V4th, DOI [10.56021/9781421407944, DOI 10.56021/9781421407944]
  • [5] Low-Complexity Detectors for Uplink Massive MIMO Systems Leveraging Truncated Polynomial Expansion
    Izadinasab, Kazem
    Shaban, Ahmed Wagdy
    Damen, Oussama
    [J]. IEEE ACCESS, 2022, 10 : 91610 - 91621
  • [7] Joint Design of the Spatial and of the Classic Symbol Alphabet Improves Single-RF Spatial Modulation
    Koundinya, Pranav S.
    Hari, K. V. S.
    Hanzo, Lajos
    [J]. IEEE ACCESS, 2016, 4 : 10246 - 10257
  • [8] Implementation of a Near-Optimal Detector for Spatial Modulation MIMO Systems
    Lee, Gwang-Ho
    Kim, Tae-Hwan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (10) : 954 - 958
  • [9] Efficient Low-Latency Implementation of CORDIC-Based Sorted QR Decomposition for Multi-Gbps MIMO Systems
    Lee, Hyukyeon
    Oh, Kyungmook
    Cho, Minjeong
    Jang, Yunseok
    Kim, Jaeseok
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (10) : 1375 - 1379
  • [10] Low-Complexity High-Throughput QR Decomposition Design for MIMO Systems
    Lin, Jing-Shiun
    Hwang, Yin-Tsung
    Fang, Shih-Hao
    Chu, Po-Han
    Shieh, Ming-Der
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) : 2342 - 2346