Design, Modeling, and Test of a Programmable Adaptive Phase-Shifting PLL for Enhancing Clock Data Compensation

被引:6
作者
Jiao, Dong [1 ]
Kim, Bongjin [2 ]
Kim, Chris H. [2 ]
机构
[1] Samsung Semicond Inc, San Jose, CA 95134 USA
[2] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
Resonant noise; adaptive PLL; adaptive clock; clock data compensation; POWER-SUPPLY NOISE;
D O I
10.1109/JSSC.2012.2211171
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Timing compensation between the clock period and datapath delay in the presence of resonant supply noise has drawn a great deal of attention from the circuit design community. This effect, which is often referred to as the clock data compensation effect, manifests itself as an increase in maximum operating frequency for high performance microprocessors. In this work, we propose an adaptive phase-shifting PLL that can achieve optimal clock data compensation by digitally programming the supply noise sensitivity and the phase shift of the PLL clock period. Measurement results from a 1.2 V, 65 nm test chip demonstrate a 3.4-7.3% improvement in the maximum operating frequency across different clock distribution designs and resonant frequencies. A mathematical framework for simulating the performance of the adaptive phase-shifting PLL is presented for better insight on how the proposed PLL performs when used in different clock network configurations. In addition, the impact of the proposed technique on PLL stability as well as its effectiveness in a 32 nm process has been explored.
引用
收藏
页码:2505 / 2516
页数:12
相关论文
共 18 条
[1]  
Dong Jiao, 2008, 2008 ACM/IEEE International Symposium on Low Power Electronics and Design - ISLPED, P21, DOI 10.1145/1393921.1393932
[2]   A 90-nm variable frequency clock system for a power-managed Itanium Architecture processor [J].
Fischer, T ;
Desai, J ;
Doyle, B ;
Naffziger, S ;
Patella, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (01) :218-228
[3]   CHARGE-PUMP PHASE-LOCK LOOPS [J].
GARDNER, FM .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1980, 28 (11) :1849-1858
[4]  
Gu J., 2006, Symposium on VLSI Circuits, P216
[5]   On-Chip Supply Noise Regulation Using a Low-Power Digital Switched Decoupling Capacitor Circuit [J].
Gu, Jie ;
Eom, Hanyong ;
Kim, Chris H. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (06) :1765-1775
[6]   Active GHz clock network using distributed PLLs [J].
Gutnik, V ;
Chandrakasan, AP .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (11) :1553-1560
[7]  
Hailu E., 2006, 2006 IEEE International Solid State Circuits Conference - Digest of Technical Papers, P2238, DOI [10.1109/ISSCC.2006.1696285, DOI 10.1109/ISSCC.2006.1696285]
[8]  
Hu X., 2004, P IEEE ACM AS S PAC, P125
[9]  
Hu X., 2010, 2010 2nd International Workshop on Database Technology and Applications, P1
[10]  
Jianping Xu, 2007, 2007 IEEE International Solid-State Circuits Conference (IEEE Cat. No.07CH37858), P286