Hf0.5Zr0.5O2 Ferroelectric Embedded Dual-Gate MoS2 Field Effect Transistors for Memory Merged Logic Applications

被引:18
作者
Huang, Kailiang [1 ,2 ]
Zhai, Minglong [1 ,2 ]
Liu, Xueyuan [1 ,2 ]
Sun, Bing [1 ,2 ]
Chang, Hudong [1 ,2 ]
Liu, Jianhua [1 ,2 ]
Feng, Chao [1 ,2 ]
Liu, Honggang [1 ,2 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Dept Microelect, Beijing 100864, Peoples R China
基金
中国国家自然科学基金;
关键词
MoS2; ferroelectric; HZO; dual-gate; memory merged logic; in memory computing; FET;
D O I
10.1109/LED.2020.3019681
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this letter, a combination of multi-gate field effect transistor with ferroelectric is proposed for a new concept of memory merged logic device. For the first time, dual-gate MoS2 field effect transistor (FET) with a Hf0.5Zr0.5O2 (HZO) back gate insulator is fabricated. Because of the manipulation of charge density in the channel by both electric field from the top/back gates and the polarization field form the HZO, the ferroelectric embedded dual-gate (FEDG) MoS2 FET can work as a normal n-type top-gate MOSFET or a ferroelectric memory with 1 V memory window and retention time up to 10(3) s, separately or simultaneously. In memory merged logic operation, the output current of the devices depends on the top-gate voltage, back-gate voltage and the polarization of the HZO, which greatly extend the possible function that one transistor can implement. The FEDG FET has the benefits of diminishing the power dissipation of inter connection between logic and memory arrays in the integrated circuit, and reducing the number of transistors in circuits comparing to standard MOSFET configurations, which shows a great potential in the ultra-low power consumption in memory computing (IMC) and neuromorphic computing (NC) applications.
引用
收藏
页码:1600 / 1603
页数:4
相关论文
共 33 条
[1]   High Endurance Ferroelectric Hafnium Oxide-Based FeFET Memory Without Retention Penalty [J].
Ali, T. ;
Polakowski, P. ;
Riedel, S. ;
Buettner, T. ;
Kaempfe, T. ;
Rudolph, M. ;
Paetzold, B. ;
Seidel, K. ;
Loehr, D. ;
Hoffmann, R. ;
Czernohorsky, M. ;
Kuehnel, K. ;
Steinke, P. ;
Calvo, J. ;
Zimmermann, K. ;
Mueller, J. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (09) :3769-3774
[2]  
[Anonymous], 2014, 2014 14th Annual Non-Volatile Memory Technology Symposium (NVMTS), DOI [DOI 10.1109/NVMTS.2014.7060838, 10.1109/CNNA.2014.6888618, DOI 10.1109/CNNA.2014.6888618]
[3]   Ferroelectricity in hafnium oxide thin films [J].
Boescke, T. S. ;
Mueller, J. ;
Braeuhaus, D. ;
Schroeder, U. ;
Boettger, U. .
APPLIED PHYSICS LETTERS, 2011, 99 (10)
[4]   SOME THIN-FILM PROPERTIES OF A NEW FERROELECTRIC COMPOSITION [J].
CHAPMAN, DW .
JOURNAL OF APPLIED PHYSICS, 1969, 40 (06) :2381-&
[5]   Self-Aligned, Gate Last, FDSOI, Ferroelectric Gate Memory Device With 5.5-nm Hf0.8Zr0.2O2, High Endurance and Breakdown Recovery [J].
Chatterjee, Korok ;
Kim, Sangwan ;
Karbasian, Golnaz ;
Tan, Ava J. ;
Yadav, Ajay K. ;
Khan, Asif I. ;
Hu, Chenming ;
Salahuddin, Sayeef .
IEEE ELECTRON DEVICE LETTERS, 2017, 38 (10) :1379-1382
[6]   Non-Volatile Ferroelectric FETs Using 5-nm Hf0.5Zr0.5O2 With High Data Retention and Read Endurance for 1T Memory Applications [J].
Chen, K-T. ;
Chen, H-Y. ;
Liao, C-Y. ;
Siang, G-Y. ;
Lo, C. ;
Liao, M-H. ;
Li, K-S. ;
Chang, S. T. ;
Lee, M. H. .
IEEE ELECTRON DEVICE LETTERS, 2019, 40 (03) :399-402
[7]   BORDER TRAPS - ISSUES FOR MOS RADIATION RESPONSE AND LONG-TERM RELIABILITY [J].
FLEETWOOD, DM ;
SHANEYFELT, MR ;
WARREN, WL ;
SCHWANK, JR ;
MEISENHEIMER, TL ;
WINOKUR, PS .
MICROELECTRONICS RELIABILITY, 1995, 35 (03) :403-428
[8]   ESTIMATING OXIDE-TRAP, INTERFACE-TRAP, AND BORDER-TRAP CHARGE-DENSITIES IN METAL-OXIDE-SEMICONDUCTOR TRANSISTORS [J].
FLEETWOOD, DM ;
SHANEYFELT, MR ;
SCHWANK, JR .
APPLIED PHYSICS LETTERS, 1994, 64 (15) :1965-1967
[9]  
Huang K, 2019, ARTERIOSCL THROM VAS, V39
[10]   Design of Nonvolatile SRAM with Ferroelectric FETs for Energy-Efficient Backup and Restore [J].
Li, Xueqing ;
Ma, Kaisheng ;
George, Sumitha ;
Khwa, Win-San ;
Sampson, John ;
Gupta, Sumeet ;
Liu, Yongpan ;
Chang, Meng-Fan ;
Datta, Suman ;
Narayanan, Vijaykrishnan .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (07) :3037-3040