Design Techniques for High-Resolution Continuous-Time Delta-Sigma Converters With Low In-Band Noise Spectral Density

被引:24
作者
Theertham, Raviteja [1 ]
Koottala, Prasanth [1 ]
Billa, Sujith [1 ]
Pavan, Shanthi [1 ]
机构
[1] IIT Madras, Dept Elect Engn, Chennai 600036, Tamil Nadu, India
关键词
Chopping; compensation; continuous-time; delta-sigma; feedforward; finite impulse response (FIR) feedback; flicker noise; oversampling; precision; three-stage; MODULATOR; ADC; DB;
D O I
10.1109/JSSC.2020.2979454
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present design considerations for CT Delta Sigma Ms that attempt to achieve high resolution (16+ bits) over a wide bandwidth (>200 kHz), resulting in a low in-band noise spectral density. The main challenges in such designs are parasitic resistance in the reference path, inter-symbol interference (ISI) in the feedback-digital-to-analog converter (DAC) waveform, and flicker noise of the input operational transconductance amplifier (OTA). We introduce the virtual-ground-switched resistor DAC as a way to achieve low distortion by addressing parasitic resistance in the reference path and reducing the effects of ISI. Flicker noise is reduced by chopping the first stage of the input OTA. Chopping artifacts and clock jitter sensitivity are reduced by using a three-stage OTA and finite impulse response (FIR) feedback. These techniques are applied to the design of a 250 kHz bandwidth CT Delta Sigma M targeting 108 dB signal-to-noise-and-distortion-ratio (SNDR) in a 180 nm CMOS process. The fabricated prototype, which operates at 32 MS/s, achieves 105.3/108.1 dB SNDR/signal-to-noise-ratio (SNR) and consumes 24 mW. The Schreier SNDR figure of merit (FoM) is 175.5 dB.
引用
收藏
页码:2429 / 2442
页数:14
相关论文
共 28 条
[1]  
[Anonymous], 2019, DC 204 KHZ DYN SIGN
[2]  
[Anonymous], 2017, VEH TECHNOL CONFE, DOI DOI 10.1109/VTCFALL.2017.8288189
[3]   Linearity enhancement of multibit Delta Sigma and D/A converters using data weighted averaging [J].
Baird, RT ;
Fiez, TS .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1995, 42 (12) :753-762
[4]  
Baluni A, 2020, 2020 IEEE CUST INT C, P1
[5]  
Bandyopadhyay A, 2014, S VLSI CIRC JUN, P1
[6]   Analysis and Design of Continuous-Time Delta-Sigma Converters Incorporating Chopping [J].
Billa, Sujith ;
Sukumaran, Amrith ;
Pavan, Shanthi .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (09) :2350-2361
[7]  
Chandrakumar H, 2018, ISSCC DIG TECH PAP I, P232, DOI 10.1109/ISSCC.2018.8310269
[8]   An improved technique for reducing baseband tones in sigma-delta modulators employing data weighted averaging algorithm without adding dither [J].
Chen, KD ;
Kuo, TH .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (01) :63-68
[9]   A 106 dB A-Weighted DR Low-Power Continuous-Time ΣΔ Modulator for MEMS Microphones [J].
De Berti, Claudio ;
Malcovati, Piero ;
Crespi, Lorenzo ;
Baschirotto, Andrea .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (07) :1607-1618
[10]  
GHAUSI MS, 1968, INTRO DISTRIBUTED PA