A floating gate design for electrostatic discharge protection circuits

被引:3
作者
Chou, Hung-Mu
Lee, Jam-Wen
Li, Yiming
机构
[1] Natl Chiao Tung Univ, Microelect & Informat Syst Res Ctr, Hsinchu 300, Taiwan
[2] Natl Chiao Tung Univ, Dept Commun Engn, Hsinchu 300, Taiwan
关键词
electrostatic discharge; robustness; floating gate; gate grounded; leakage current; negatively biased circuit; sub-100 nm CMOS device and circuit;
D O I
10.1016/j.vlsi.2006.02.005
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a circuit design method for electrostatic discharge (ESD) protection is presented. It considers the gate floating state for ESD protection and negatively gate biased for leakage suppression under normal operations. The circuit is achieved by adding a switch device and a negatively biased circuit at the gate of ESD protection devices. Robustness and leakage of ESD protection circuit are improved. The circuit suits thin thickness of gate oxide of complementary metal oxide semiconductor (CMOS) devices due to an elimination of oxide damage. This approach benefits design of very large-scaled integration circuit and implementation of system-on-chip with sub-100 nm CMOS devices. (c) 2006 Elsevier B.V. All rights reserved.
引用
收藏
页码:161 / 166
页数:6
相关论文
共 11 条
  • [1] Analysis of snapback behavior on the ESD capability of sub-0.20 μm NMOS
    Amerasekera, A
    Gupta, V
    Vasanth, K
    Ramaswamy, S
    [J]. 1999 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 37TH ANNUAL, 1999, : 159 - 166
  • [2] ANALYSIS OF SOFT BREAKDOWN FAILURE WITH ESD ON OUTPUT BUFFER NMOSFETS AND ITS IMPROVEMENT
    KURACHI, I
    FUKUDA, Y
    MIURA, N
    ICHIKAWA, F
    [J]. IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 1994, 30 (02) : 358 - 364
  • [3] Electrostatic discharge protection under pad design for copper-low-K VLSI circuits
    Lee, JW
    Li, YM
    Chao, A
    Tang, H
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2004, 43 (4B): : 2302 - 2305
  • [4] Optimization of the anti-punch-through implant for electrostatic discharge protection circuit design
    Li, YM
    Lee, JW
    Sze, SM
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2003, 42 (4B): : 2152 - 2155
  • [5] Models for subthreshold and above-threshold currents in 0.1-μm pocket n-MOSFETs for low-voltage applications
    Pang, YS
    Brews, JR
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (05) : 832 - 839
  • [6] Salman A., 2002, IEEE Transactions on Device and Materials Reliability, V2, P2, DOI 10.1109/TDMR.2002.1014666
  • [7] Sharma U, 1995, 1995 SYMPOSIUM ON VLSI TECHNOLOGY, P85, DOI 10.1109/VLSIT.1995.520870
  • [8] SUN SW, 1994, PROCEEDINGS OF THE IEEE 1994 CUSTOM INTEGRATED CIRCUITS CONFERENCE, P267, DOI 10.1109/CICC.1994.379722
  • [9] 0.65 V device design with high-performance and high-density 100 nm CMOS technology for low operation power application
    Takao, Y
    Nakai, S
    Tagawa, Y
    Otsuka, S
    Sambonsugi, Y
    Sugiyama, K
    Oota, H
    Iriyama, Y
    Nanjyo, R
    Nagai, H
    Naitoh, K
    Nakamura, R
    Sekino, S
    Yamanoue, A
    Horiguchi, N
    Yamamoto, T
    Kojima, M
    Satoh, S
    Sugii, T
    Kase, M
    Suzuki, K
    Nakaishi, M
    Miyajima, M
    Ohba, T
    Hanyu, I
    Sugatani, S
    [J]. 2002 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2002, : 122 - 123
  • [10] THE IMPACT OF DEVICE SCALING ON THE CURRENT FLUCTUATIONS IN MOSFETS
    TSAI, MH
    MA, TP
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1994, 41 (11) : 2061 - 2068