共 11 条
- [1] Analysis of snapback behavior on the ESD capability of sub-0.20 μm NMOS [J]. 1999 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 37TH ANNUAL, 1999, : 159 - 166
- [3] Electrostatic discharge protection under pad design for copper-low-K VLSI circuits [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2004, 43 (4B): : 2302 - 2305
- [4] Optimization of the anti-punch-through implant for electrostatic discharge protection circuit design [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2003, 42 (4B): : 2152 - 2155
- [6] Salman A., 2002, IEEE Transactions on Device and Materials Reliability, V2, P2, DOI 10.1109/TDMR.2002.1014666
- [7] Sharma U, 1995, 1995 SYMPOSIUM ON VLSI TECHNOLOGY, P85, DOI 10.1109/VLSIT.1995.520870
- [8] SUN SW, 1994, PROCEEDINGS OF THE IEEE 1994 CUSTOM INTEGRATED CIRCUITS CONFERENCE, P267, DOI 10.1109/CICC.1994.379722
- [9] 0.65 V device design with high-performance and high-density 100 nm CMOS technology for low operation power application [J]. 2002 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2002, : 122 - 123