Thermal-aware test scheduling using network-on-chip under multiple clock rates

被引:3
作者
Salamy, Hassan [1 ]
Harmanani, Haidar M. [2 ]
机构
[1] SW Texas State Univ, Ingram Sch Engn, San Marcos, TX 78666 USA
[2] Lebanese Amer Univ, Dept Comp Sci, Byblos, Lebanon
关键词
network-on-chip; test scheduling; SoC; ILP; simulated annealing; OPTIMIZATION;
D O I
10.1080/00207217.2012.713016
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The increasing trend in the number of cores on a single chip has led to scalability and bandwidth issues in bus-based communication. Network-on-chip (NoC) techniques have emerged as a solution that provides a much needed flexibility and scalability in the era of multi-cores. This article presents an optimal integer linear programming (ILP) formulation and a simulated annealing (SA) solution to thermal and power-aware test scheduling of cores in an NoC-based SoC using multiple clock rates. The methods have been implemented and results on various benchmarks are presented.
引用
收藏
页码:408 / 424
页数:17
相关论文
共 21 条
  • [1] Temperature-Aware SoC Test Scheduling Considering Inter-Chip Process Variation
    Aghaee, Nima
    He, Zhiyuan
    Peng, Zebo
    Eles, Petru
    [J]. 2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 395 - 398
  • [2] Test scheduling of NoC-based SoCs using multiple test clocks
    Ahn, Jin-Ho
    Kang, Sungho
    [J]. ETRI JOURNAL, 2006, 28 (04) : 475 - 485
  • [3] Test scheduling for core-based systems using mixed-integer linear programming
    Chakrabarty, K
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (10) : 1163 - 1174
  • [4] Chunhua Yao, 2011, Proceedings of the 24th International Conference on VLSI Design: concurrently with the 10th International Conference on Embedded Systems Design, P376, DOI 10.1109/VLSID.2011.22
  • [5] Reusing an on-chip network for the test of core-based systems
    Cota, É
    Carro, L
    Lubaszewski, M
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2004, 9 (04) : 471 - 499
  • [6] The impact of NoC reuse on the testing of core-based systems
    Cota, E
    Kreutz, M
    Zeferino, CA
    Carro, L
    Lubaszewski, M
    Susin, A
    [J]. 21ST IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2003, : 128 - 133
  • [7] Cota T, 2003, INT TEST CONF P, P612
  • [8] He ZY, 2010, DES AUT TEST EUROPE, P208
  • [9] HotSpot: A compact thermal modeling methodology for early-stage VLSI design
    Huang, Wei
    Ghosh, Shougata
    Velusamy, Siva
    Sankaranarayanan, Karthik
    Skadron, Kevin
    Stan, Mircea R.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (05) : 501 - 513
  • [10] ILOG Inc, 2002, ILOG CPLEX 8 1 REF M