A CMOS V-Band PLL With a Harmonic Positive Feedback VCO Leveraging Operation in Triode Region for Phase-Noise Improvement

被引:16
作者
Abedi, Razieh [1 ]
Kananizadeh, Rouzbeh [2 ]
Momeni, Omeed [2 ]
Heydari, Payam [1 ]
机构
[1] Univ Calif Irvine, Dept Elect Engn & Comp Sci, Irvine, CA 92697 USA
[2] Univ Calif Davis, Dept Elect & Comp Engn, Davis, CA 95616 USA
基金
美国国家科学基金会;
关键词
Class-D voltage control oscillator (VCO); phase locked loop (PLL); millimeter wave; phase noise; LOCKED FREQUENCY-DIVIDER; LC OSCILLATOR; SYNTHESIZER; POWER; DESIGN; LOOP;
D O I
10.1109/TCSI.2018.2872394
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 53-61 GHz low-power charge-pump integer-N type-II PLL, employing a class-D V-band voltage control oscillator. Transistors in the VCO enter deep triode region to achieve low DC power and phase noise. Pros and cons of the triode region are studied in this paper. We have explained how this region has been accurately exploited to reduce the phase-noise. This is unlike the general notion that the triode region degrades phase-noise performance in oscillators. The phase locked loop is fabricated in a standard 65 nm CMOS process. The VCO consumes the minimum power of 10.6 mW from 0.8 V supply. The PLL achieves a wide tuning range of 13% from 53.35-60.83-GHz and a phase noise of -88 dBc/Hz at 1-MHz offset, while consuming a minimum DC power of 48 mW. This PLL can be used as part of the LO generation network for millimeter-wave phased-array transceivers.
引用
收藏
页码:1818 / 1830
页数:13
相关论文
共 39 条
[31]  
Siriburanon T, 2014, IEEE RAD FREQ INTEGR, P105, DOI 10.1109/RFIC.2014.6851670
[32]   A CMOS direct injection-locked oscillator topology as high-frequency low-power frequency divider [J].
Tiebout, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (07) :1170-1174
[33]   An injection-locked frequency divider with multiple highly nonlinear injection stages and large division ratios [J].
Tong, Haitao ;
Cheng, Shanfeng ;
Karsilayan, Aydin Ilker ;
Martinez, Jose Silva .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (04) :313-317
[34]   W-Band Silicon-Based Frequency Synthesizers Using Injection-Locked and Harmonic Triplers [J].
Wang, Chun-Cheng ;
Chen, Zhiming ;
Heydari, Payam .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2012, 60 (05) :1307-1320
[35]  
Wu A., 2001, SOLID STATE CIRCUITS, P412
[36]   A 70-78-GHz Integrated CMOS Frequency Synthesizer for W-Band Satellite Communications [J].
Xu, Zhiwei ;
Gu, Qun Jane ;
Wu, Yi-Cheng ;
Jian, Heng-Yu ;
Frank, Mau-Chung .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2011, 59 (12) :3206-3218
[37]   A 44-μW 4.3-GHz injection-locked frequency divider with 2.3-GHz locking range [J].
Yamamoto, K ;
Fujishima, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) :671-677
[38]  
Yeh YL, 2016, 2016 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT)
[39]   A 57.9-to-68.3 GHz 24.6 mW Frequency Synthesizer With In-Phase Injection-Coupled QVCO in 65 nm CMOS Technology [J].
Yi, Xiang ;
Boon, Chirn Chye ;
Liu, Hang ;
Lin, Jia Fu ;
Lim, Wei Meng .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (02) :347-359