Design of High Performance and Low Power Multiplier using Modified Booth Encoder

被引:0
作者
Prathiba, R. [1 ]
Sandhya, P. [1 ]
Varun, R. [1 ]
机构
[1] Aksheyaa Coll Engn, Dept Elect & Commun Engn, Kancheepuram, India
来源
2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT) | 2016年
关键词
array multiplier; booth encoder; low power; spurious power suppression technique; PARALLEL MULTIPLIER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low-power multipliers are very important for reducing energy consumption of digital processing systems. This study provides the experience of applying an advanced version of our former Spurious Power Suppression Technique (SPST) on multipliers for high-speed and low-power purposes. To filter out the useless switching power, there are two approaches, i.e. using registers and using AND gates, to assert the data signals of multipliers after the data transition. Multiplication occurs frequently in finite impulse response filters, fast Fourier transforms, discrete cosine transforms, convolution, and other important DSP and multimedia kernels. The objective of a good multiplier is to provide a physically compact, good speed and low power consuming chip. To save significant power consumption of a VLSI design, it is a good direction to reduce its dynamic power that is the major part of total power dissipation. In this paper, we propose a high speed low-power multiplier adopting the new SPST implementing approach. This multiplier is designed by equipping the Spurious Power Suppression Technique (SPST) on a modified Booth encoder which is controlled by a detection unit using an AND gate. The modified booth encoder will reduce the number of partial products generated by a factor of 2. The SPST adder will avoid the unwanted addition and thus minimize the switching power dissipation. The proposed high speed low power multiplier can attain 30% speed improvement and 22% power reduction in the modified booth encoder when compared with the conventional array multipliers.
引用
收藏
页码:794 / 798
页数:5
相关论文
共 50 条
  • [31] Low power digital design using modified GDI method
    Balasubramanian, Padmanabhan
    John, Johince
    IEEE DTIS: 2006 INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED SYSTEMS IN NANOSCALE TECHNOLOGY, PROCEEDINGS, 2006, : 190 - 193
  • [32] Design of a Low Leakage, Low Power and High Performance Search and Read Memory Using CAM and SRAM
    Dandapat, A.
    Kayal, D.
    Mukhopadhyay, D.
    JOURNAL OF LOW POWER ELECTRONICS, 2008, 4 (02) : 158 - 168
  • [33] Low Power Latch-adder Based Multiplier Design
    Lin, Jin-Fa
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (06) : 806 - 814
  • [34] A modular technique of Booth encoding and Vedic multiplier for low-area and high-speed applications
    Kalaiselvi, C. M.
    Sabeenian, R. S.
    SCIENTIFIC REPORTS, 2023, 13 (01)
  • [35] A Design and Investigation Inexact Compressor Based on Low Power Multiplier
    Nagar, Sheetal
    Saxena, Shanky
    Patel, Govind Singh
    SeemaNayak
    Kumar, Abhishek
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (17)
  • [36] Efficient Radix-4 Approximated Modified Booth Multiplier for Signal Processing and Computer Vision: A Probabilistic Design Approach
    Gowda, Bindu G.
    Prashanth, H. C.
    Muralidhara, V. N.
    Rao, Madhav
    2024 25TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, ISQED 2024, 2024,
  • [37] Design of Hybrid Encoded Booth Multiplier with Reduced Switching Activity Technique and Low Power 0.13μm Adder for DSP Block in Wireless Sensor Node
    Saravanan, S.
    Madheswaran, M.
    2010 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATION AND SENSOR COMPUTING, 2010, : 95 - +
  • [38] Design of Radix-4,16,32 Approx Booth Multiplier Using Error Tolerant Application
    Jain, Gunjan
    Jain, Meenal
    Gupta, Gaurav
    2017 6TH INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (TRENDS AND FUTURE DIRECTIONS) (ICRITO), 2017, : 314 - 320
  • [39] Novel Low Voltage and Low Power Array Multiplier Design for IoT Applications
    Lin, Jin-Fa
    Chan, Cheng-Yu
    Yu, Shao-Wei
    ELECTRONICS, 2019, 8 (12)
  • [40] High Performance and PVT Variation Tolerant Design for a Ternary Multiplier Using GNRFET Technology
    Basha, Shaik Javid
    Elbarbary, Ahmed
    Mahmoud, Haitham A.
    Venkatramana, P.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2025,