Design of High Performance and Low Power Multiplier using Modified Booth Encoder

被引:0
作者
Prathiba, R. [1 ]
Sandhya, P. [1 ]
Varun, R. [1 ]
机构
[1] Aksheyaa Coll Engn, Dept Elect & Commun Engn, Kancheepuram, India
来源
2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT) | 2016年
关键词
array multiplier; booth encoder; low power; spurious power suppression technique; PARALLEL MULTIPLIER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low-power multipliers are very important for reducing energy consumption of digital processing systems. This study provides the experience of applying an advanced version of our former Spurious Power Suppression Technique (SPST) on multipliers for high-speed and low-power purposes. To filter out the useless switching power, there are two approaches, i.e. using registers and using AND gates, to assert the data signals of multipliers after the data transition. Multiplication occurs frequently in finite impulse response filters, fast Fourier transforms, discrete cosine transforms, convolution, and other important DSP and multimedia kernels. The objective of a good multiplier is to provide a physically compact, good speed and low power consuming chip. To save significant power consumption of a VLSI design, it is a good direction to reduce its dynamic power that is the major part of total power dissipation. In this paper, we propose a high speed low-power multiplier adopting the new SPST implementing approach. This multiplier is designed by equipping the Spurious Power Suppression Technique (SPST) on a modified Booth encoder which is controlled by a detection unit using an AND gate. The modified booth encoder will reduce the number of partial products generated by a factor of 2. The SPST adder will avoid the unwanted addition and thus minimize the switching power dissipation. The proposed high speed low power multiplier can attain 30% speed improvement and 22% power reduction in the modified booth encoder when compared with the conventional array multipliers.
引用
收藏
页码:794 / 798
页数:5
相关论文
共 50 条
  • [21] Design of high speed and low power multiplier using dual-mode square adder
    Lakshmi, B. Jaya
    Reddy, R. Ramana
    Darimireddy, Naresh K.
    INTERNATIONAL JOURNAL OF SIGNAL AND IMAGING SYSTEMS ENGINEERING, 2023, 12 (04) : 167 - 177
  • [22] Design and Implementation of A Modified High Performance and Low Power CIC Interpolation Filter
    Liu, Xiaopeng
    Han, Yan
    Liang, Guo
    Wang, Mingyu
    Liao, Lu
    2011 INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2011,
  • [23] Low power and high speed multiplier design with row bypassing and parallel architecture
    Kuo, Ko-Chi
    Chou, Chi-Wen
    MICROELECTRONICS JOURNAL, 2010, 41 (10) : 639 - 650
  • [24] Design and implementation of low power and high speed multiplier using quaternary carry look-ahead adder
    Muralidharan, V
    Kumar, N. Sathish
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 75
  • [25] Low power array multiplier design by topology optimization
    Huang, ZJ
    Ercegovac, MD
    ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS XII, 2002, 4791 : 424 - 435
  • [26] Low latency, glitch-free booth encoder-decoder for high speed multipliers
    Fathi, Amir
    Azizian, Sarkis
    Fathi, Rahim
    Tamar, Habib Ghasemizadeh
    IEICE ELECTRONICS EXPRESS, 2012, 9 (16): : 1335 - 1341
  • [27] ASIC DESIGN OF LOW POWER VLSI ARCHITECTURE FOR DIFFERENT MULTIPLIER ALGORITHMS USING COMPRESSORS
    Abhilash, R.
    Dubey, Sanjay
    Chinnaaiah, M. C.
    2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 387 - 392
  • [28] Glitch-Optimized Circuit Blocks for Low-Power High-Performance Booth Multipliers
    Ranasinghe, Anuradha Chathuranga
    Gerez, Sabih H.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (09) : 2028 - 2041
  • [29] Design and Analysis of FIR Filters Using Low Power Multiplier and Full Adder Cells
    Kiruthika, S.
    Starbino, A. Vimala
    2017 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, INSTRUMENTATION AND COMMUNICATION ENGINEERING (ICEICE), 2017,
  • [30] Design of Low Power and High Speed Ripple Carry Adder Using Modified Feedthrough Logic
    Sahoo, Sauvagya Ranjan
    Mahapatra, Kamala Kanta
    PROCEEDINGS OF THE 2012 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, DEVICES AND INTELLIGENT SYSTEMS (CODLS), 2012, : 377 - 380