Design of High Performance and Low Power Multiplier using Modified Booth Encoder

被引:0
作者
Prathiba, R. [1 ]
Sandhya, P. [1 ]
Varun, R. [1 ]
机构
[1] Aksheyaa Coll Engn, Dept Elect & Commun Engn, Kancheepuram, India
来源
2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT) | 2016年
关键词
array multiplier; booth encoder; low power; spurious power suppression technique; PARALLEL MULTIPLIER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low-power multipliers are very important for reducing energy consumption of digital processing systems. This study provides the experience of applying an advanced version of our former Spurious Power Suppression Technique (SPST) on multipliers for high-speed and low-power purposes. To filter out the useless switching power, there are two approaches, i.e. using registers and using AND gates, to assert the data signals of multipliers after the data transition. Multiplication occurs frequently in finite impulse response filters, fast Fourier transforms, discrete cosine transforms, convolution, and other important DSP and multimedia kernels. The objective of a good multiplier is to provide a physically compact, good speed and low power consuming chip. To save significant power consumption of a VLSI design, it is a good direction to reduce its dynamic power that is the major part of total power dissipation. In this paper, we propose a high speed low-power multiplier adopting the new SPST implementing approach. This multiplier is designed by equipping the Spurious Power Suppression Technique (SPST) on a modified Booth encoder which is controlled by a detection unit using an AND gate. The modified booth encoder will reduce the number of partial products generated by a factor of 2. The SPST adder will avoid the unwanted addition and thus minimize the switching power dissipation. The proposed high speed low power multiplier can attain 30% speed improvement and 22% power reduction in the modified booth encoder when compared with the conventional array multipliers.
引用
收藏
页码:794 / 798
页数:5
相关论文
共 50 条
  • [1] Design and Analysis of a Low Power High-Performance GDI Based Radix 4 Multiplier Using Modified Booth Wallace Algorithm
    Mukherjee, Biswarup
    Ghosal, Aniruddha
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES KOLKATA CONFERENCE (IEEE EDKCON), 2018, : 247 - 251
  • [2] Design and Implementation of High Speed Modified Booth Multiplier using Hybrid Adder
    Govekar, Divya
    Amonkar, Ameeta
    2017 INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC), 2017, : 138 - 143
  • [3] A Novel 10-Transistor Encoder Design for Modified Booth Encoder to Optimize Power and Area
    Ravi, Nirlakalla
    Rao, T. Subba
    Rao, B. Bhaskara
    Prasad, T. Jayachandra
    INTERNATIONAL CONFERENCE ON MODELLING OPTIMIZATION AND COMPUTING, 2012, 38 : 1858 - 1862
  • [4] Low Power Analysis of MAC using Modified Booth Algorithm
    UdhayaSuriya, T. S.
    Rani, A. Alli
    2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [5] High performance low power away multiplier using temporal tiling
    Mahant-Shetti, SS
    Balsara, PT
    Lemonds, C
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (01) : 121 - 124
  • [6] A New Reduced Multiplication Structure for Low Power and Low Area Modified Booth Encoding Multiplier
    Ravi, Nirlakalla
    Rao, T. Subba
    Rao, B. Bhaskara
    Prasad, T. Jayachandra
    INTERNATIONAL CONFERENCE ON MODELLING OPTIMIZATION AND COMPUTING, 2012, 38 : 2767 - 2771
  • [7] Design of a Low-Power and Low-Cost Booth-Shift/Add Multiplexer-based Multiplier
    Rashidi, Bahram
    Sayedi, Sayed Masoud
    Farashahi, Reza Rezaeian
    2014 22nd Iranian Conference on Electrical Engineering (ICEE), 2014, : 14 - 19
  • [8] Approximate radix-8 Booth multiplier for low power and high speed applications
    Boro, Bipul
    Reddy, K. Manikantta
    Kumar, Y. B. Nithin
    Vasantha, M. H.
    MICROELECTRONICS JOURNAL, 2020, 101 (101):
  • [9] Low Power & High Performance Implementation of Multiplier Architectures
    Verma, Gaurav
    Shekhar, Sushant
    Srivastava, Oorja M.
    Maheshwari, Shikhar
    Virdi, Sukhbani Kaur
    PROCEEDINGS OF THE 10TH INDIACOM - 2016 3RD INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT, 2016, : 1989 - 1992
  • [10] Voltage Scaling Based Low Power High Performance Vedic Multiplier Design on FPGA
    Goswami, Kavita
    Pandey, Bishwajeet
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1529 - 1533