共 50 条
- [1] Design and Analysis of a Low Power High-Performance GDI Based Radix 4 Multiplier Using Modified Booth Wallace Algorithm PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES KOLKATA CONFERENCE (IEEE EDKCON), 2018, : 247 - 251
- [2] Design and Implementation of High Speed Modified Booth Multiplier using Hybrid Adder 2017 INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC), 2017, : 138 - 143
- [3] A Novel 10-Transistor Encoder Design for Modified Booth Encoder to Optimize Power and Area INTERNATIONAL CONFERENCE ON MODELLING OPTIMIZATION AND COMPUTING, 2012, 38 : 1858 - 1862
- [4] Low Power Analysis of MAC using Modified Booth Algorithm 2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
- [6] A New Reduced Multiplication Structure for Low Power and Low Area Modified Booth Encoding Multiplier INTERNATIONAL CONFERENCE ON MODELLING OPTIMIZATION AND COMPUTING, 2012, 38 : 2767 - 2771
- [7] Design of a Low-Power and Low-Cost Booth-Shift/Add Multiplexer-based Multiplier 2014 22nd Iranian Conference on Electrical Engineering (ICEE), 2014, : 14 - 19
- [8] Approximate radix-8 Booth multiplier for low power and high speed applications MICROELECTRONICS JOURNAL, 2020, 101 (101):
- [9] Low Power & High Performance Implementation of Multiplier Architectures PROCEEDINGS OF THE 10TH INDIACOM - 2016 3RD INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT, 2016, : 1989 - 1992
- [10] Voltage Scaling Based Low Power High Performance Vedic Multiplier Design on FPGA 2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1529 - 1533