A deep trench super-junction LDMOS with double charge compensation layer

被引:1
作者
Wu, Lijuan [1 ]
Su, Shaolian [1 ]
Chen, Xing [1 ]
Zeng, Jinsheng [1 ]
Wu, Haifeng [1 ]
机构
[1] Changsha Univ Sci & Technol, Sch Phys & Elect Sci, Hunan Prov Key Lab Flexible Elect Mat Genome Engn, Changsha 410114, Peoples R China
关键词
double charge compensation layer; super-junction; deep trench; SIS capacitance; PERFORMANCE; IMPROVEMENT; SIMULATION;
D O I
10.1088/1674-4926/43/10/104102
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A deep trench super-junction LDMOS with double charge compensation layer (DC DT SJ LDMOS) is proposed in this paper. Due to the capacitance effect of the deep trench which is known as silicon-insulator-silicon (SIS) capacitance, the charge balance in the super-junction region of the conventional deep trench SJ LDMOS (Con. DT SJ LDMOS) device will be broken, resulting in breakdown voltage (BV) of the device drops. DC DT SJ LDMOS solves the SIS capacitance effect by adding a vertical variable doped charge compensation layer and a triangular charge compensation layer inside the Con. DT SJ LD-MOS device. Therefore, the drift region reaches an ideal charge balance state again. The electric field is optimized by double charge compensation and gate field plate so that the breakdown voltage of the proposed device is improved sharply, meanwhile the enlarged on-current region reduces its specific on-resistance. The simulation results show that compared with the Con. DT SJ LDMOS, the BV of the DC DT SJ LDMOS has been increased from 549.5 to 705.5 V, and the R-on,R-sp decreased to 23.7 m Omega.cm(2).
引用
收藏
页数:6
相关论文
共 21 条
  • [1] Theory Analyses of SJ-LDMOS With Multiple Floating Buried Layers Based on Bulk Electric Field Modulation
    Cao, Zhen
    Duan, Baoxing
    Shi, Tongtong
    Dong, Ziming
    Guo, Haijun
    Yang, Yintang
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (06) : 2565 - 2572
  • [2] The Simulation Study of the SOI Trench LDMOS With Lateral Super Junction
    Chen, Weizhong
    He, Lijun
    Han, Zhengsheng
    Huang, Yi
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2018, 6 (01): : 708 - 713
  • [3] Chen X., 1993, U.S. Patent, Patent No. 5216275
  • [4] Simulation Study of a Super-Junction Deep-Trench LDMOS With a Trapezoidal Trench
    Cheng, Junji
    Li, Ping
    Chen, Weizhen
    Yi, Bo
    Chen, Xing Bi
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2018, 6 (01): : 1091 - 1096
  • [5] Improvement of Deep-Trench LDMOS With Variation Vertical Doping for Charge-Balance Super-Junction
    Cheng, Junji
    Chen, Weizhen
    Li, Ping
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (04) : 1404 - 1410
  • [6] Coe D.J., 1988, US Patent, Patent No. 4754310
  • [7] New Superjunction LDMOS With the Complete Charge Compensation by the Electric Field Modulation
    Duan, Baoxing
    Yuan, Song
    Cao, Zhen
    Yang, Yintang
    [J]. IEEE ELECTRON DEVICE LETTERS, 2014, 35 (11) : 1115 - 1117
  • [8] ON THE STATIC PERFORMANCE OF THE RESURF LDMOSFETS FOR POWER ICS
    Iqbal, Md Mash-Hud
    Udrea, Florin
    Napoli, Ettore
    [J]. 2009 21ST INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, 2009, : 247 - +
  • [9] Iwamoto S, 2005, INT SYM POW SEMICOND, P31
  • [10] Kushwaha Prashant Kumar, 2019, 2019 9th Annual Information Technology, Electromechanical Engineering and Microelectronics Conference (IEMECON), P81, DOI 10.1109/IEMECONX.2019.8877004