Analytical Model of Double Gate Stacked Oxide Junctionless Transistor Considering Source/Drain Depletion Effects for CMOS Low Power Applications

被引:10
|
作者
Manikandan, S. [1 ]
Balamurugan, N. B. [1 ]
Nirmal, D. [1 ]
机构
[1] Thiagarajar Coll Engn, Dept ECE, Madurai, Tamil Nadu, India
关键词
Analytical model; Junctionless; Double gate; Gate stack; Threshold voltage; Short channel effects; THRESHOLD VOLTAGE MODEL; HIGH-K DIELECTRICS; PERFORMANCE; MOSFET; DRAIN; DESIGN; ANALOG;
D O I
10.1007/s12633-019-00280-9
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
This paper proposes a 2-D analytical model developed for Double Gate Junctionless Transistor with a SiO2/HfO(2)stacked oxide structure. The model is solved by Poisson's equation using the variable separation method. The proposed model gives analytical expressions for electrostatic potential distribution, threshold voltage and drain current with the effects of depletion regions at source/drain side. Furthermore, the potential and drain current models are used to evaluate the Short Channel Effects (SCEs) of the proposed device. The electrical characteristics and SCEs are analyzed by different possible definitions of channel length, silicon thickness, equivalent oxide thickness, and depletion length variations. The developed model results are validated through comparison with Sentarus TCAD simulator results. In addition, the proposed device is also studied for the digital circuit performance of CMOS inverter circuit by the voltage transfer characteristics, transient analysis, and AC small signal analysis.
引用
收藏
页码:2053 / 2063
页数:11
相关论文
共 50 条
  • [41] 2-D Analytical Drain Current Model of Double-Gate Heterojunction TFETs With a SiO2/HfO2 Stacked Gate-Oxide Structure
    Kumar, Sanjay
    Singh, Kunal
    Chander, Sweta
    Goel, Ekta
    Singh, Prince Kumar
    Baral, Kamalaksha
    Singh, Balraj
    Jit, Satyabrata
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (01) : 331 - 338
  • [42] Analytical Model of Double Gate MOSFET for High Sensitivity Low Power Photosensor
    Gautam, Rajni
    Saxena, Manoj
    Gupta, R. S.
    Gupta, Mridula
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2013, 13 (05) : 500 - 510
  • [43] Drain current model for double-gate tunnel field-effect transistor with hetero-gate-dielectric and source-pocket
    Wang, Ping
    Zhuang, YiQi
    Li, Cong
    Jiang, Zhi
    Liu, YuQi
    MICROELECTRONICS RELIABILITY, 2016, 59 : 30 - 36
  • [44] A Holistic Approach on Junctionless Dual Material Double Gate (DMDG) MOSFET with High k Gate Stack for Low Power Digital Applications
    S. Darwin
    T. S. Arun Samuel
    Silicon, 2020, 12 : 393 - 403
  • [45] Two-dimensional analytical model of threshold voltage and drain current of a double-halo gate-stacked triple-material double-gate MOSFET
    Md. Arafat Mahmud
    Samia Subrina
    Journal of Computational Electronics, 2016, 15 : 525 - 536
  • [46] Two-dimensional analytical model of threshold voltage and drain current of a double-halo gate-stacked triple-material double-gate MOSFET
    Mahmud, Md. Arafat
    Subrina, Samia
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (02) : 525 - 536
  • [47] Subthreshold Current Modeling of Stacked Dielectric Triple Material Cylindrical Gate All Around (SD-TM-CGAA) Junctionless MOSFET for Low Power Applications
    Kumar, Prashant
    Vashisht, Munish
    Gupta, Neeraj
    Gupta, Rashmi
    SILICON, 2022, 14 (11) : 6261 - 6269
  • [48] Investigation of Si1-XGeX source dual material stacked gate oxide pocket doped hetero-junction TFET for low power and RF applications
    Dharmender
    Nigam, Kaushal Kumar
    Yadav, Piyush
    Kumar, Amit
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (04) : 599 - 615
  • [49] An analytical 2-D model of triple metal double gate graded channel junctionless MOSFET with hetero-dielectric gate oxide stack
    Das, Shib Sankar
    Majumder, Barun
    Ghosh, Ankush
    SOLID STATE COMMUNICATIONS, 2021, 340
  • [50] An Analytical Model for Double-Gate Tunnel FETs Considering the Junctions Depletion Regions and the Channel Mobile Charge Carriers
    Mohammadi, Saeed
    Khaveh, Hamid Reza Tajik
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (03) : 1268 - 1276