Analytical Model of Double Gate Stacked Oxide Junctionless Transistor Considering Source/Drain Depletion Effects for CMOS Low Power Applications

被引:10
|
作者
Manikandan, S. [1 ]
Balamurugan, N. B. [1 ]
Nirmal, D. [1 ]
机构
[1] Thiagarajar Coll Engn, Dept ECE, Madurai, Tamil Nadu, India
关键词
Analytical model; Junctionless; Double gate; Gate stack; Threshold voltage; Short channel effects; THRESHOLD VOLTAGE MODEL; HIGH-K DIELECTRICS; PERFORMANCE; MOSFET; DRAIN; DESIGN; ANALOG;
D O I
10.1007/s12633-019-00280-9
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
This paper proposes a 2-D analytical model developed for Double Gate Junctionless Transistor with a SiO2/HfO(2)stacked oxide structure. The model is solved by Poisson's equation using the variable separation method. The proposed model gives analytical expressions for electrostatic potential distribution, threshold voltage and drain current with the effects of depletion regions at source/drain side. Furthermore, the potential and drain current models are used to evaluate the Short Channel Effects (SCEs) of the proposed device. The electrical characteristics and SCEs are analyzed by different possible definitions of channel length, silicon thickness, equivalent oxide thickness, and depletion length variations. The developed model results are validated through comparison with Sentarus TCAD simulator results. In addition, the proposed device is also studied for the digital circuit performance of CMOS inverter circuit by the voltage transfer characteristics, transient analysis, and AC small signal analysis.
引用
收藏
页码:2053 / 2063
页数:11
相关论文
共 50 条
  • [31] A surface-potential based drain current model for short-channel symmetric double-gate junctionless transistor
    Ratul Kumar Baruah
    Roy P. Paily
    Journal of Computational Electronics, 2016, 15 : 45 - 52
  • [32] A Holistic Approach on Junctionless Dual Material Double Gate (DMDG) MOSFET with High k Gate Stack for Low Power Digital Applications
    Darwin, S.
    Arun Samuel, T. S.
    SILICON, 2020, 12 (02) : 393 - 403
  • [33] A full-range dual material gate tunnel field effect transistor drain current model considering both source and drain depletion region band-to-band tunneling
    Pandey, Pratyush
    Vishnoi, Rajat
    Kumar, M. Jagadesh
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2015, 14 (01) : 280 - 287
  • [34] Analytical Drain Current Model for Source Pocket Engineered Stacked Oxide SiO2/HfO2Cylindrical Gate TFETs
    Singh, Prince Kumar
    Baral, Kamalaksha
    Kumar, Sanjay
    Tripathy, Manas Ranjan
    Singh, Ashish Kumar
    Upadhyay, Rishibrind Kumar
    Chander, Sweta
    Jit, Satyabrata
    SILICON, 2021, 13 (06) : 1731 - 1739
  • [35] Analytical Drain Current Model for Long Channel Double-Gate Negative Capacitance Junctionless Transistors Using Landau Theory
    Jiang, Chunsheng
    Liang, Renrong
    Wang, Jing
    Xu, Jun
    2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2016, : 35 - 38
  • [36] Analytical drain current model of stacked oxide SiO2/HfO2 cylindrical gate tunnel FETs with oxide interface charge
    Singh, P. K.
    Baral, K.
    Kumar, S.
    Chander, S.
    Jit, S.
    INDIAN JOURNAL OF PHYSICS, 2020, 94 (06) : 841 - 849
  • [37] Spacer Engineered Asymmetrical Dual Gate Tunnel Field Effect Transistor with Stacked Dielectric Materials for Low Power Applications
    Butool, S.
    Balaji, B.
    Agarwal, V.
    Singh, L.
    INTERNATIONAL JOURNAL OF ENGINEERING, 2025, 38 (06): : 1274 - 1281
  • [38] Surface Potential and Drain Current 2D Analytical Modeling of Low Power Double Gate Tunnel FET
    Garg, Dhruv
    Wadhwa, Girish
    Singh, Shailendra
    Raman, Ashish
    Raj, Balwinder
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2021, 22 (06) : 764 - 773
  • [39] An Accurate Drain Current Model of Dual Material Double Gate Metal Oxide Semiconductor Field Effect Transistor
    Chakrabarti, Himeli
    Maity, Reshmi
    Baishya, S.
    Maity, N. P.
    SILICON, 2022, 14 (12) : 7235 - 7243
  • [40] A New Device-Parameter-Oriented DC Power Model for Symmetric Operation of Junctionless Double-Gate MOSFET Working on Low-Power CMOS Subthreshold Logic Gates
    Gao, Hong-Wun
    Wang, Yeong-Her
    Chiang, Te-Kuang
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2018, 17 (03) : 424 - 431