Analytical Model of Double Gate Stacked Oxide Junctionless Transistor Considering Source/Drain Depletion Effects for CMOS Low Power Applications

被引:10
|
作者
Manikandan, S. [1 ]
Balamurugan, N. B. [1 ]
Nirmal, D. [1 ]
机构
[1] Thiagarajar Coll Engn, Dept ECE, Madurai, Tamil Nadu, India
关键词
Analytical model; Junctionless; Double gate; Gate stack; Threshold voltage; Short channel effects; THRESHOLD VOLTAGE MODEL; HIGH-K DIELECTRICS; PERFORMANCE; MOSFET; DRAIN; DESIGN; ANALOG;
D O I
10.1007/s12633-019-00280-9
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
This paper proposes a 2-D analytical model developed for Double Gate Junctionless Transistor with a SiO2/HfO(2)stacked oxide structure. The model is solved by Poisson's equation using the variable separation method. The proposed model gives analytical expressions for electrostatic potential distribution, threshold voltage and drain current with the effects of depletion regions at source/drain side. Furthermore, the potential and drain current models are used to evaluate the Short Channel Effects (SCEs) of the proposed device. The electrical characteristics and SCEs are analyzed by different possible definitions of channel length, silicon thickness, equivalent oxide thickness, and depletion length variations. The developed model results are validated through comparison with Sentarus TCAD simulator results. In addition, the proposed device is also studied for the digital circuit performance of CMOS inverter circuit by the voltage transfer characteristics, transient analysis, and AC small signal analysis.
引用
收藏
页码:2053 / 2063
页数:11
相关论文
共 50 条
  • [1] Analytical Model of Double Gate Stacked Oxide Junctionless Transistor Considering Source/Drain Depletion Effects for CMOS Low Power Applications
    S. Manikandan
    N. B. Balamurugan
    D. Nirmal
    Silicon, 2020, 12 : 2053 - 2063
  • [2] Modeling and simulation of Double Gate Junctionless Transistor considering fringing field effects
    Kumari, Vandana
    Modi, Neel
    Saxena, Manoj
    Gupta, Mridula
    SOLID-STATE ELECTRONICS, 2015, 107 : 20 - 29
  • [3] An Analytical Approach for Drain Current Modelling of a Symmetric Double Gate Junctionless Transistor
    Sharma, Santanu
    Sarma, Kaushik Chandra Deva
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (09) : 1332 - 1339
  • [4] Analytical Modeling of Drain Current and Short Channel Effects of Junctionless Double Gate Vertical Slit Field Effect Transistor
    Chaudhary, Tarun
    Khanna, Gargi
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2016, 11 (06) : 738 - 744
  • [5] 2-D Analytical Threshold Voltage Model for Dielectric Pocket Double-Gate Junctionless FETs by Considering Source/Drain Depletion Effect
    Singh, Balraj
    Gola, Deepti
    Singh, Kunal
    Goel, Ekta
    Kumar, Sanjay
    Jit, Satyabrata
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (03) : 901 - 908
  • [6] Study of Gaussian Doped Double Gate JunctionLess (GD-DG-JL) transistor including source drain depletion length: Model for sub-threshold behavior
    Kumari, Vandana
    Kumar, Ayush
    Saxena, Manoj
    Gupta, Mridula
    SUPERLATTICES AND MICROSTRUCTURES, 2018, 113 : 57 - 70
  • [7] Raised-Source/Drain Double-Gate Transistor Design Optimization for Low Operating Power
    Chen, Deirdre
    Jacobson, Zachery A.
    Liu, Tsu-Jae King
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (03) : 1040 - 1045
  • [8] An Analytical Potential Model for Normally on Double Gate Junctionless Field Effect Transistor
    Talukdar, Angshumala
    Sarma, Kaushik Chandra Deva
    2020 INTERNATIONAL CONFERENCE ON COMPUTATIONAL PERFORMANCE EVALUATION (COMPE-2020), 2020, : 464 - 468
  • [9] Sub-threshold Drain Current Model of Shell-Core Architecture Double Gate JunctionLess Transistor
    Kumari, Vandana
    Kumar, Ayush
    Gupta, Mridula
    Saxena, Manoj
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES KOLKATA CONFERENCE (IEEE EDKCON), 2018, : 636 - 641
  • [10] A Drain Current and Transconductance Analytical Model for Symmetric Double Gate Junctionless FENT
    Bora, N.
    Deka, N.
    Subadar, R.
    JOURNAL OF NANO RESEARCH, 2020, 65 (65) : 39 - 50