Diagnose Compound Hold Time Faults Caused by Spot Delay Defects at Clock Tree

被引:0
|
作者
Huang, Yu [1 ]
Cheng, Wu-Tung [1 ]
Tai, Ting-Pu [1 ]
Lai, Liyang [1 ]
Guo, Ruifeng [1 ]
Kuo, Feng-Ming
Chen, Yuan-Shih
机构
[1] Mentor Graph Corp, Wilsonville, OR 97070 USA
来源
ISTFA 2011: CONFERENCE PROCEEDINGS FROM THE 37TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS | 2011年
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
If a signal on clock tree is slower than expected due to either a design error or a manufacturing defect, it may cause complicated fault behaviors during scan-based testing. It makes the diagnosis of such defect especially difficult if the defective clock signal is used for both shift and capture operations during the scan testing, because (1) the defect induces hold time faults on scan chains during shift cycles, and (2) hold-time faults may also be introduced during capture cycles in the functional logic paths. In this paper we illustrate the failure behaviors of such clock defects and propose an algorithm to diagnose it.
引用
收藏
页码:103 / 111
页数:9
相关论文
共 4 条
  • [1] A simulator of small-delay faults caused by resistive-open defects
    Czutro, Alejandro
    Houarche, Nicolas
    Engelke, Piet
    Polian, Ilia
    Comte, Mariane
    Renovell, Michel
    Becker, Bernd
    PROCEEDINGS OF THE 13TH IEEE EUROPEAN TEST SYMPOSIUM: ETS 2008, 2008, : 113 - +
  • [2] Setup Time, Hold Time and Clock-to-Q Delay Computation under Dynamic Supply Noise
    Okumura, Takaaki
    Hashimoto, Masanori
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2011, E94A (10): : 1948 - 1953
  • [3] Setup Time, Hold Time and Clock-to-Q Delay Computation under Dynamic Supply Noise
    Okumura, Takaaki
    Hashimoto, Masanori
    IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE 2010, 2010,
  • [4] An Electrical Model for the Fault Simulation of Small Delay Faults Caused by Crosstalk Aggravated Resistive Short Defects
    Houarche, N.
    Comte, M.
    Renovell, M.
    Czutro, A.
    Engelke, P.
    Polian, I.
    Becker, B.
    2009 27TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2009, : 21 - +