A 12 bit 100 MS/s SAR-Assisted Digital-Slope ADC

被引:56
作者
Liu, Chun-Cheng [1 ]
Huang, Mu-Chen [2 ]
Tu, Yu-Hsuan [1 ]
机构
[1] MediaTek Inc, Analog Circuit Design Div, Hsinchu 30078, Taiwan
[2] MediaTek Inc, Hsinchu 30078, Taiwan
关键词
Analog-to-digital converter (ADC); digital-slope ADC; hybrid ADC; SAR ADC; SAR-assisted digital-slope ADC; successive approximation register (SAR); CMOS;
D O I
10.1109/JSSC.2016.2591822
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an energy-efficient successive approximation register (SAR)-assisted digital-slope analog-to-digital converter (ADC) architecture for high-resolution applications. The proposed hybrid ADC combines a low-noise fine digital-slope ADC with a low-power coarse SAR ADC. The coarse SAR ADC rapidly approximates the input signal and produces a small residue signal for the succeeding fine ADC. The fine digital-slope ADC linearly approaches the small residue signal. A prototype was fabricated in 1P8M 28 nm CMOS technology. At 100 MS/s, the ADC achieves a signal-to-noise-and-distortion ratio of 64.43 dB and a spurious free dynamic range of 75.42 dB at the Nyquist input frequency while consuming 0.35 mW from a 0.9 V supply. The resultant Walden and Schreier figures of merit are 2.6 fJ/conversion-step and 176.0 dB, respectively. The ADC occupies an active area of 66 mu m x 71 mu m.
引用
收藏
页码:2941 / 2950
页数:10
相关论文
共 23 条
[1]  
[Anonymous], ADC performance survey 1997-2023
[2]  
[Anonymous], 2014, PROC S VLSI CIRCUITS
[3]  
[Anonymous], ISSCC
[4]  
Giannini V., 2008, IEEE ISSCC, P238, DOI DOI 10.1109/ISSCC.2008.4523145
[5]   A 10b/12b 40 kS/s SAR ADC With Data-Driven Noise Reduction Achieving up to 10.1b ENOB at 2.2 fJ/Conversion-Step [J].
Harpe, Pieter ;
Cantatore, Eugenio ;
van Roermund, Arthur .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (12) :3011-3018
[6]   A 0.8-mW 5-bit 250-MS/s Time-Interleaved Asynchronous Digital Slope ADC [J].
Harpe, Pieter J. A. ;
Zhou, Cui ;
Philips, Kathleen ;
de Groot, Harmke .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (11) :2450-2457
[7]  
Huang GY, 2013, IEEE ASIAN SOLID STA, P289, DOI 10.1109/ASSCC.2013.6691039
[8]  
Johns D., 1997, ANALOG INTEGR CIRC S, P487
[9]   Current Reference Pre-Charging Techniques for Low-Power Zero-Crossing Pipeline-SAR ADCs [J].
Kuppambatti, Jayanth ;
Kinget, Peter R. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (03) :683-694
[10]  
Lee C. C., 2015, P IEEE S VLSI CIRC J, P62