On Effective Through-Silicon Via Repair for 3-D-Stacked ICs

被引:65
作者
Jiang, Li [1 ]
Xu, Qiang [1 ,2 ]
Eklow, Bill [3 ]
机构
[1] Chinese Univ Hong Kong, Dept Comp Sci & Engn, Shatin, Hong Kong, Peoples R China
[2] Chinese Acad Sci, Shenzhen Inst Adv Technol, Shenzhen 518055, Peoples R China
[3] Cisco Syst Inc, San Jose, CA 95134 USA
关键词
3-D stacking; redundancy; through-silicon vias (TSV) repair; yield enhancement; CIRCUITS; DESIGN; YIELD;
D O I
10.1109/TCAD.2012.2228742
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
3-D-stacked integrated circuits (ICs) that employ through-silicon vias (TSVs) to connect multiple dies vertically have gained wide-spread interest in the semiconductor industry. In order to be commercially viable, the assembly yield for 3-D-stacked ICs must be as high as possible, requiring TSVs to be reparable. Existing techniques typically assume TSV faults to be uniformly distributed and use neighboring TSVs to repair faulty ones, if any. In practice, however, clustered TSV faults are quite common due to the fact that the TSV bonding quality depends on surface roughness and cleanness of silicon dies, rendering prior TSV redundancy solutions less effective. Furthermore, existing techniques consume a lot of redundant TSVs that are still costly in the current TSV process. This inefficient TSV redundancy can limit the amount of TSVs that is allowed to use and may even become the obstacle to commercial production. To resolve this problem, we present a novel TSV repair framework, including a hardware redundancy architecture that enables faulty TSVs to be repaired by redundant TSVs that are farther apart, the corresponding repair algorithm and the redundancy architecture construction. By doing so, the manufacturing yield for 3-Dstacked ICs can be dramatically improved, as demonstrated in our experimental results.
引用
收藏
页码:559 / 571
页数:13
相关论文
共 35 条
[1]  
[Anonymous], 2010, P 16 INT S HIGH PERF
[2]   Length-Bounded Cuts and Flows [J].
Baier, Georg ;
Erlebach, Thomas ;
Hall, Alexander ;
Koehler, Ekkehard ;
Kolman, Petr ;
Pangrac, Ondkej ;
Schilling, Heiko ;
Skutella, Martin .
ACM TRANSACTIONS ON ALGORITHMS, 2010, 7 (01)
[3]  
Chou CW, 2010, 2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), P104, DOI 10.1109/VDAT.2010.5496702
[4]  
Dong XY, 2009, ASIA S PACIF DES AUT, P234, DOI 10.1109/ASPDAC.2009.4796486
[5]   Strategies for improving the parametric yield and profits of 3D ICs [J].
Ferri, Cesare ;
Reda, Sherief ;
Bahar, R. Iris .
IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, :220-226
[6]   Beyond the flow decomposition barrier [J].
Goldberg, AV ;
Rao, S .
JOURNAL OF THE ACM, 1998, 45 (05) :783-797
[7]  
Hsieh AC, 2010, DES AUT TEST EUROPE, P166
[8]  
Jean J. S. N., 1990, 1990 Proceedings. International Conference on Wafer Scale Integration (Cat. No.90CH2814-2), P243, DOI 10.1109/ICWSI.1990.63907
[9]   Yield Enhancement for 3D-Stacked Memory by Redundancy Sharing across Dies [J].
Jiang, Li ;
Ye, Rong ;
Xu, Qiang .
2010 IEEE AND ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2010, :230-234
[10]  
Jiang L, 2009, DES AUT TEST EUROPE, P220