A Design of Low Power and Small Area 8 bit 200KS/s Synchronous Single-Ended SAR ADC

被引:0
作者
Kim, Dongjin [1 ]
Lee, Kang-Yoon [1 ]
机构
[1] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon, South Korea
来源
2022 37TH INTERNATIONAL TECHNICAL CONFERENCE ON CIRCUITS/SYSTEMS, COMPUTERS AND COMMUNICATIONS (ITC-CSCC 2022) | 2022年
关键词
SAR ADC; Low Power; Small Area;
D O I
10.1109/ITC-CSCC55581.2022.9894972
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a design of low power 8 bit 200KS/s Synchronous Successive Approximation Register analog to digital (SAR ADC) converter. The proposed architecture is composed of Input Buffer, Dynamic Latch Comparator, Capacitive DAC, Reference Voltage Generator, and SAR Logic. Dynamic latch comparator is used to reduce the leakage current. In order to implement low power, the architecture of SAR ADC has been used and medium resolution among the architectures. The proposed structure is designed using 55-nm Complementary Metal-Oxided-Semiconductor (CMOS) process technology with 1V of supply voltage and 781.2 Hz of input frequency. The results of the architecture are achieved an effective number of bits (ENOB) of 7.997 bits and a signal to noise, distortion ration (SNDR) level of 49.899 dB with sampling rate 200KS/s. Furthermore, total power consumption of the structure is 245 uW.
引用
收藏
页码:641 / 643
页数:3
相关论文
共 3 条
[1]  
Hassan Hur A., 2010, 2009 IEEE STUDENT C
[2]  
Naveen I G, 2017, 2016 INT C ELECT ELE
[3]   A Design of 8 fJ/Conversion-Step 10-bit 8MS/s Low Power Asynchronous SAR ADC for IEEE 802.15.1 IoT Sensor Based Applications [J].
Verma, Deeksha ;
Shehzad, Khuram ;
Khan, Danial ;
Ul Ain, Qurat ;
Kim, Sung Jin ;
Lee, Dongsoo ;
Pu, Younggun ;
Lee, Minjae ;
Hwang, Keum Cheol ;
Yang, Youngoo ;
Lee, Kang-Yoon .
IEEE ACCESS, 2020, 8 :85869-85879