Power Distribution in TSV-Based 3-D Processor-Memory Stacks

被引:24
作者
Satheesh, Suhas M. [1 ]
Salman, Emre [1 ]
机构
[1] SUNY Stony Brook, Dept Elect & Comp Engn, Stony Brook, NY 11794 USA
关键词
Decoupling capacitance; embedded memory; IR drop; Ldi/dt noise; power delivery; power supply noise; processor-memory stacks; three-dimensional (3-D) integrated circuits; through silicon via (TSV); via-first; via-middle; via-last; THROUGH-SILICON; DESIGN; DELIVERY; INTEGRATION; TECHNOLOGY; DRAM; PERFORMANCE; ICS;
D O I
10.1109/JETCAS.2012.2223553
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three primary techniques for manufacturing through silicon vias (TSVs), via-first, via-middle, and via-last, have been analyzed and compared to distribute power in a 3-D processor-memory system with nine planes. Due to distinct fabrication techniques, these TSV technologies require significantly different design constraints, as investigated in this paper. A valid design space that satisfies the peak power supply noise while minimizing area overhead is identified for each technology. It is demonstrated that the area overhead of a 3-D power distribution network with via-first TSVs is approximately 9% as compared to less than 2% in via-middle and via-last technologies. Despite this drawback, a via-first based power network is typically overdamped and the issue of resonance is alleviated. A via-last based power network, however, exhibits a relatively low damping factor and the peak noise is highly sensitive to the number of TSVs and decoupling capacitance.
引用
收藏
页码:692 / 703
页数:12
相关论文
共 45 条
[1]   Polysilicon Interconnections (FEOL): Fabrication and Characterization [J].
Agarwal, Ajay ;
Murthy, Ramana B. ;
Lee, Vincent ;
Viswanadam, Gautham .
2009 11TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2009), 2009, :317-+
[2]  
[Anonymous], 2011, INT TECHNOLOGY ROADM
[3]  
Arakalgud S., 2010, SEMATECH S GOYANG KO
[4]   3-D ICs: A novel chip design for improving deep-submicrometer interconnect performance and systems-on-chip integration [J].
Banerjee, K ;
Souri, SJ ;
Kapur, P ;
Saraswat, KC .
PROCEEDINGS OF THE IEEE, 2001, 89 (05) :602-633
[5]  
Borkar S, 2011, DES AUT CON, P214
[6]   A wafer-scale 3-D circuit integration technology [J].
Burns, James A. ;
Aull, Brian F. ;
Chen, Chenson K. ;
Chen, Chang-Lee ;
Keast, Craig L. ;
Knecht, Jeffrey M. ;
Suntharalingam, Vyshnavi ;
Warner, Keith ;
Wyatt, Peter W. ;
Yost, Donna-Ruth W. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (10) :2507-2516
[7]  
Dang B, 2009, ARTECH HSE INTEGR MI, P331
[8]   3D Chip Stack with Integrated Decoupling Capacitors [J].
Dang, Bing ;
Wright, Steven L. ;
Andry, Paul ;
Sprogis, Edmund ;
Ketkar, Supriya ;
Tsang, Cornelia ;
Polastre, Robert ;
Knickerbocker, John .
2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, :1-+
[9]   Surface chemistry and film growth during TiN atomic layer deposition using TDMAT and NH3 [J].
Elam, JW ;
Schuisky, M ;
Ferguson, JD ;
George, SM .
THIN SOLID FILMS, 2003, 436 (02) :145-156
[10]   Via first technology development based on high aspect ratio trenches filled with doped polysilicon [J].
Henry, D. ;
Baillin, X. ;
Lapras, V. ;
Vaudaine, M. H. ;
Quemper, J. M. ;
Sillon, N. ;
Dunne, B. ;
Hernandez, C. ;
Vigier-Blanc, E. .
57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, :830-+