Research and Implementation of Reconfigurable Architecture of DES and ZUC

被引:0
作者
Chen, Yuhan [1 ]
Du, Xuehui [1 ]
Xiao, Wei [1 ]
Zhang, Haiyang [1 ]
机构
[1] State Key Lab Math Engn & Adv Comp, Zhengzhou, Henan, Peoples R China
来源
2017 IEEE 2ND ADVANCED INFORMATION TECHNOLOGY, ELECTRONIC AND AUTOMATION CONTROL CONFERENCE (IAEAC) | 2017年
关键词
DES algorithm; ZUC algorithm; FPGA; reconfigurable; pipeline;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Reconfigurable cipher chip has become a research hotspot because of its flexibility, security and good resource utilization. At present, research of reconfigurable cipher chip usually focuses on the same type of ciphers. In our paper, a reconfigurable architecture, which aims at block cipher algorithm DES and stream cipher algorithm ZUC, is proposed after reconfigurability analysis. This architecture unfolds DES into outer and inner pipeline, realizes the reconfiguration of S-box by using RAM-based look-up table and designs reconfigurable LFSR to achieve LFSR function of ZUC and pipeline data storage function of DES. According to the implementation results based on Altera's Stratbc-V series FPGA, this reconfigurable architecture not only improves the security and flexibility of algorithms, but also saves the hardware resources.
引用
收藏
页码:216 / 220
页数:5
相关论文
共 50 条
  • [31] Research and Implementation of Micro-Architecture for Elliptic Curve Cryptography Processor
    Li Miao
    Yang Xiaohui
    Dai Zibin
    Chen Tao
    He Liangsheng
    2011 INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2011,
  • [32] Implementation of ECC on Reconfigurable FPGA Using Hard Processor System
    Asshidiq, Hasbi
    Sasongko, Arif
    Kurniawan, Yusuf
    2018 INTERNATIONAL SYMPOSIUM ON ELECTRONICS AND SMART DEVICES (ISESD 2018): SMART DEVICES FOR BIG DATA ANALYTIC AND MACHINE LEARNING, 2018, : 186 - 191
  • [33] A Reconfigurable and Scalable Architecture for Security Coprocessor
    Li, Chao
    Zhou, Jun
    Jiang, Yuan
    Chen, Canfeng
    Xu, Yongjun
    Luo, Zuying
    ICIEA 2010: PROCEEDINGS OF THE 5TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOL 4, 2010, : 71 - +
  • [34] Reconfigurable Computing Architecture Survey and introduction
    Azarian, Ali
    Ahmadi, Mahmood
    2009 2ND IEEE INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY, VOL 3, 2009, : 269 - +
  • [35] RANC: Reconfigurable Architecture for Neuromorphic Computing
    Mack, Joshua
    Purdy, Ruben
    Rockowitz, Kris
    Inouye, Michael
    Richter, Edward
    Valancius, Spencer
    Kumbhare, Nirmal
    Hassan, Md Sahil
    Fair, Kaitlin
    Mixter, John
    Akoglu, Ali
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2021, 40 (11) : 2265 - 2278
  • [36] Reconfigurable Architecture for Elementary Functions Evaluation
    Anane, N.
    Bessalah, H.
    Issad, M.
    Messaoudi, K.
    Anane, M.
    DTIS: 2009 4TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA, PROCEEDINGS, 2009, : 90 - +
  • [37] Application specific reconfigurable architecture design
    Akoglu, A
    Panchanathan, S
    ERSA'05: Proceedings of the 2005 International Conference on Engineering of Reconfigurable Systems and Algorithms, 2005, : 247 - 250
  • [38] Flexible Reconfigurable Architecture for DSP Applications
    Obeid, Abdulfattah M.
    Qasim, Syed Manzoor
    BenSaleh, Mohammed S.
    Marrakchi, Zied
    Mehrez, Habib
    Ghariani, Heni
    Abid, Mohamed
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 204 - 209
  • [39] A Reconfigurable Hardware Architecture for Packet Processing
    Duan Tong
    Lan Julong
    Hu Yuxiang
    Liu Shiran
    CHINESE JOURNAL OF ELECTRONICS, 2018, 27 (02) : 428 - 432
  • [40] A system architecture for reconfigurable trusted platforms
    Glas, Benjamin
    Klimm, Alexander
    Sander, Oliver
    Mueller-Glaser, Klaus
    Becker, Juergen
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 1390 - 1393