Research and Implementation of Reconfigurable Architecture of DES and ZUC

被引:0
作者
Chen, Yuhan [1 ]
Du, Xuehui [1 ]
Xiao, Wei [1 ]
Zhang, Haiyang [1 ]
机构
[1] State Key Lab Math Engn & Adv Comp, Zhengzhou, Henan, Peoples R China
来源
2017 IEEE 2ND ADVANCED INFORMATION TECHNOLOGY, ELECTRONIC AND AUTOMATION CONTROL CONFERENCE (IAEAC) | 2017年
关键词
DES algorithm; ZUC algorithm; FPGA; reconfigurable; pipeline;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Reconfigurable cipher chip has become a research hotspot because of its flexibility, security and good resource utilization. At present, research of reconfigurable cipher chip usually focuses on the same type of ciphers. In our paper, a reconfigurable architecture, which aims at block cipher algorithm DES and stream cipher algorithm ZUC, is proposed after reconfigurability analysis. This architecture unfolds DES into outer and inner pipeline, realizes the reconfiguration of S-box by using RAM-based look-up table and designs reconfigurable LFSR to achieve LFSR function of ZUC and pipeline data storage function of DES. According to the implementation results based on Altera's Stratbc-V series FPGA, this reconfigurable architecture not only improves the security and flexibility of algorithms, but also saves the hardware resources.
引用
收藏
页码:216 / 220
页数:5
相关论文
共 50 条
  • [21] Reconfigurable FPGA implementation of product accumulate codes
    Koh, Tiong Aik
    Ng, Boon Chong
    Guan, Yong Liang
    Li, Tiffany Jing
    2007 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, VOLS 1 AND 2, 2007, : 249 - +
  • [22] Analysis and Implementation of Intelligent Reconfigurable Terminal Modulation
    Wang Zhen-yong
    Yuan Quan
    Wu Fei
    2016 8TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2016, : 244 - 250
  • [23] A reconfigurable implementation approach of adaptive beamformer system
    Yu, SS
    Pan, HB
    Zhou, JL
    Luo, QM
    7TH WORLD MULTICONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL VII, PROCEEDINGS, 2003, : 302 - 306
  • [24] A Low-Energy Reconfigurable Fabric for the SuperCISC Architecture
    Mehta, Gayatri
    Stander, Justin
    Lucas, Josh
    Hoare, Raymond R.
    Hunsaker, Brady
    Jones, Alex K.
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (02) : 148 - 164
  • [25] A Modular and Reconfigurable Pipeline Architecture for Learning Vector Quantization
    Zhang, Xiangyu
    An, Fengwei
    Chen, Lei
    Ishii, Idaku
    Mattausch, Hans Juergen
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (10) : 3312 - 3325
  • [26] A Novel Architecture for Control Systems of Modular Reconfigurable Robots
    Romanov, Alexey M.
    Romanov, Mikhail P.
    Shestakov, Evgeniy I.
    2017 IEEE II INTERNATIONAL CONFERENCE ON CONTROL IN TECHNICAL SYSTEMS (CTS), 2017, : 131 - 134
  • [27] A Novel Design of Reconfigurable Architecture for Multistandard Communication System
    Suresh, T.
    Shunmuganathan, K. L.
    INFORMATION TECHNOLOGY AND MOBILE COMMUNICATION, 2011, 147 : 87 - +
  • [28] Research and Implementation of Reconfigurable Multiplier over Galois Field Targeted at Stream Cipher
    Zhang, Xueying
    Dai, Zibin
    Li, Wei
    Nan, Longmei
    APPLIED COMPUTING, COMPUTER SCIENCE, AND ADVANCED COMMUNICATION, PROCEEDINGS, 2009, 34 : 201 - 209
  • [29] Architecture and Physical Implementation of Reconfigurable Multi-Port Physical Unclonable Functions in 65 nm CMOS
    Wang, Pengjun
    Zhang, Yuejun
    Han, Jun
    Yu, Zhiyi
    Fan, Yibo
    Zhang, Zhang
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2013, E96A (05) : 963 - 970
  • [30] Dynamically Reconfigurable Parallel Architecture Implementation of 2D Convolution for Image Processing over FPGA
    Jahiruzzaman, Md.
    Saha, Shumit
    Hawlader, Md. Abul Khayum
    2ND INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATION COMMUNICATION TECHNOLOGY (ICEEICT 2015), 2015,