Research and Implementation of Reconfigurable Architecture of DES and ZUC

被引:0
作者
Chen, Yuhan [1 ]
Du, Xuehui [1 ]
Xiao, Wei [1 ]
Zhang, Haiyang [1 ]
机构
[1] State Key Lab Math Engn & Adv Comp, Zhengzhou, Henan, Peoples R China
来源
2017 IEEE 2ND ADVANCED INFORMATION TECHNOLOGY, ELECTRONIC AND AUTOMATION CONTROL CONFERENCE (IAEAC) | 2017年
关键词
DES algorithm; ZUC algorithm; FPGA; reconfigurable; pipeline;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Reconfigurable cipher chip has become a research hotspot because of its flexibility, security and good resource utilization. At present, research of reconfigurable cipher chip usually focuses on the same type of ciphers. In our paper, a reconfigurable architecture, which aims at block cipher algorithm DES and stream cipher algorithm ZUC, is proposed after reconfigurability analysis. This architecture unfolds DES into outer and inner pipeline, realizes the reconfiguration of S-box by using RAM-based look-up table and designs reconfigurable LFSR to achieve LFSR function of ZUC and pipeline data storage function of DES. According to the implementation results based on Altera's Stratbc-V series FPGA, this reconfigurable architecture not only improves the security and flexibility of algorithms, but also saves the hardware resources.
引用
收藏
页码:216 / 220
页数:5
相关论文
共 50 条
  • [1] Research and Implementation of Parallel and Reconfigurable MICKEY Algorithm
    Li Miao
    Xu Jinfu
    Dai Zibin
    Yang Xiaohui
    Qu Hongfei
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 831 - 834
  • [2] Stateful-NOR based reconfigurable architecture for logic implementation
    Mane, Pravin
    Talati, Nishil
    Riswadkar, Ameya
    Raghu, Ramesh
    Ramesha, C. K.
    MICROELECTRONICS JOURNAL, 2015, 46 (06) : 551 - 562
  • [3] Modified FPGA based Design and Implementation of Reconfigurable FFT Architecture
    Bhakthavatchalu, Ramesh
    Kripalal, Ammu
    Nair, Suchitra
    Venugopal, Pallavi
    Viswanath, Meera
    2013 IEEE INTERNATIONAL MULTI CONFERENCE ON AUTOMATION, COMPUTING, COMMUNICATION, CONTROL AND COMPRESSED SENSING (IMAC4S), 2013, : 818 - 822
  • [4] Real Time Implementation of Intrusion Detection System with Reconfigurable Architecture
    Moghaddam, Alireza
    2012 IEEE CONFERENCE ON OPEN SYSTEMS (ICOS 2012), 2012, : 11 - 15
  • [5] An FPGA Implementation of Reconfigurable Real-Time Vision Architecture
    Hiraiwa, Jorge
    Amano, Hideharu
    2013 IEEE 27TH INTERNATIONAL CONFERENCE ON ADVANCED INFORMATION NETWORKING AND APPLICATIONS WORKSHOPS (WAINA), 2013, : 150 - 155
  • [6] A Hardware Implementation of ZUC-256 Stream Cipher
    Wang, Yuankai
    Wu, Liji
    Zhang, Xiangmin
    Xu, Ke
    Yan, Wei
    2020 IEEE 14TH INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION (ASID), 2020, : 94 - 97
  • [7] Reconfigurable hardware implementation of the improved triple DES based on genetic algorithm
    Wang, Li
    Wang, Youren
    Yao, Rui
    DYNAMICS OF CONTINUOUS DISCRETE AND IMPULSIVE SYSTEMS-SERIES B-APPLICATIONS & ALGORITHMS, 2007, 14 : 569 - 573
  • [8] Design and Implementation of Reconfigurable Architecture for Automatic Monitoring and Detection System for Tonsillitis
    Sheeba, S.
    Jeyaseelan, T.
    PROCEEDINGS OF 2019 1ST INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION AND COMMUNICATION TECHNOLOGY (ICIICT 2019), 2019,
  • [9] Hardware Implementation of Support Vector Machine Classifier using Reconfigurable Architecture
    Kumar, Santosh
    Manikandan, J.
    Agrawal, V. K.
    2017 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2017, : 45 - 50
  • [10] Fly-Inspired Edge Detection: Architecture and Reconfigurable Embedded Implementation
    Adabonyan, Oluwakemi N.
    Llamocca, Daniel
    Dean, Brian K.
    2018 IEEE 61ST INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2018, : 1074 - 1077