A 10-bit 44-MS/s 20-mW configurable time-interleaved pipeline ADC for a dual-mode 802.11b/Bluetooth receiver

被引:17
|
作者
Xia, B [1 ]
Valdes-Garcia, A [1 ]
Sánchez-Sinencio, E [1 ]
机构
[1] Texas A&M Univ, Dept Elect Engn, Analog & Mixed Signal Ctr, College Stn, TX 77843 USA
关键词
digital calibration; multi-standard receiver; pipeline ADC; time-interleaved ADC;
D O I
10.1109/JSSC.2005.864131
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work presents a configurable time-interleaved pipeline architecture as an efficient solution for the ADC design in high data rate multi-standard radios. The ADC is implemented in a 0.25-mu m BiCMOS process as part of an integrated dual mode 802.11b/Bluetooth direct conversion receiver. Its structure can be configured to accommodate the different sampling rate and dynamic range requirements of both standards. The different techniques employed at the system and circuit levels to optimize the power consumption are described. An on-line digital calibration scheme is also incorporated to assure the conversion linearity and reduce mismatch among the parallel branches. The proposed ADC is a switched-capacitor implementation occupying an area of 2.1 mm(2). It achieves 60 dB/64 dB dynamic range at 44 MHz/11 MHz sampling frequency with a power consumption of 20.2 mW/14.8 mW for the 802.11b/Bluetooth baseband signals.
引用
收藏
页码:530 / 539
页数:10
相关论文
共 17 条
  • [1] A 10-bit, 1.8-GS/s time-interleaved pipeline ADC
    Hakkairainen, V.
    Rantala, A.
    Aho, M.
    Riikonen, J.
    Gomes-Martin, D.
    Aberg, M.
    Halonen, K.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 673 - +
  • [2] A design of 10-bit, 10 MS/s Pipelined ADC with Time-interleaved SAR
    Jang, ByeongGi
    Hayder, Abbas Syed
    Do, SungHan
    Cho, SungHun
    Lee, DongSoo
    Pu, YoungGun
    Hwang, Keum Cheol
    Yang, Youngoo
    Lee, Kang-Yoon
    MICROELECTRONICS JOURNAL, 2017, 62 : 79 - 84
  • [3] A 450 MS/s 10-bit Time-Interleaved Zero-Crossing Based ADC
    Chu, J.
    Lee, H. -S.
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [4] A 10-Bit 400 MS/s Dual-Channel Time-Interleaved SAR ADC Based on Comparator Multiplexing
    Wang, Cheng
    Yang, Zhanpeng
    Xing, Xinpeng
    Duan, Quanzhen
    Zheng, Xinfa
    Gielen, Georges
    ELECTRONICS, 2023, 12 (19)
  • [5] A 10-bit 1.2 GS/s 45 mW time-interleaved SAR ADC with background calibration
    Xu Dai-guo
    Pu-Jie
    Xu Shi-liu
    Zhang Zheng-ping
    Chen Kai-rang
    Cheng Yi-yi
    Zhang Jun-an
    Wang Jian-an
    IEICE ELECTRONICS EXPRESS, 2018, 15 (03):
  • [6] A Clock-Free 200MS/s 10-bit Time-Interleaved SAR ADC
    Kuo, Chien-Hung
    Luo, Zih-Jyun
    PROCEEDINGS OF THE 2019 26TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS (MIXDES 2019), 2019, : 133 - 136
  • [7] A 10-bit 320 MS/s 170 mW 0.35-μm BiCMOS time-interleaved pipeline A/D converter
    Riikonen, J
    Aho, M
    Hakkarainen, V
    Halonen, K
    BEC 2004: PROCEEDING OF THE 9TH BIENNIAL BALTIC ELECTRONICS CONFERENCE, 2004, : 95 - 98
  • [8] A 10-BIT 800MS/S LOW POWER TIME-INTERLEAVED SAR ADC WITH BACKGROUND CALIBRATION
    Pu, Jie
    Xu, Daiguo
    Wang, Yuxin
    Zhang, Ruitao
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1470 - 1472
  • [9] A 2.3 mW 10-bit 170 MS/s Two-Step Binary-Sarch Assisted Time-Interleaved SAR ADC
    Wong, Si-Seng
    Chio, U-Fat
    Zhu, Yan
    Sin, Sai-Weng
    U, Seng-Pan
    Martins, Rui Paulo
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (08) : 1783 - 1794
  • [10] A 10-Bit 600-MS/s Time-Interleaved SAR ADC With Interpolation-Based Timing Skew Calibration
    Li, Dengquan
    Zhu, Zhangming
    Ding, Ruixue
    Liu, Maliang
    Yang, Yintang
    Sun, Nan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (01) : 16 - 20