Comparator Design for Linearized Statistical Flash A-to-D Converter

被引:0
|
作者
Sugimoto, Toshiki [1 ]
Tanimoto, Hiroshi [1 ]
Yoshizawa, Shingo [1 ]
机构
[1] Kitami Inst Technol, Dept Elect & Elect Engn, Kitami, Hokkaido 0908507, Japan
来源
PROCEEDINGS OF THE 24TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS - MIXDES 2017 | 2017年
关键词
linearized SFADC; comparator; latch; common-mode input range; threshold voltage variation; ADC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We proposed a linearization technique with dynamic element matching for stochastic flash A-to-D converters (SFADCs), and estimated that 6-bit SFADC can be realized by using about 1,000 comparators through system level simulations. In this paper, we present circuit level design of the linearized SFADC. First, we discuss the difference between requirements of comparators for conventional flash ADC and linearized SFADC. It was made clear that the offset voltage distribution for the comparators must have the same variance within a required linear input range for proper linearization. Based on the considerations, we designed a comparator for 6-bit resolution of a linearized SFADC with 1 GHz sampling by using a standard 0.18 mu m CMOS process. The designed comparator has 15 mu V sensitivity at 1 GHz sampling by simulation. Monte Carlo simulation of input offset voltage for the comparators indicated 63 mV standard deviation. We applied the linearization technique that 1,024 comparators are divided into 8 groups of 128 comparators. It achieved wide linear input range of 580 mV. The simulation results show 38 dB of spurious free dynamic range for 100 MHz 500 mVp-p input sine wave. This verifies the feasibility of 6-bit 1 GHz linearized SFADC.
引用
收藏
页码:84 / 89
页数:6
相关论文
共 37 条
  • [31] A 7.6 mW 1.75 GS/s 5 bit flash A/D converter in 90 nm digital CMOS
    Verbruggen, Bob
    Wambacq, Piet
    Kuijk, Maarten
    Van der Plas, Geert
    2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, : 14 - +
  • [32] A Low-Power 5-Bit Two-Step Flash Analog-to-Digital Converter with Double-Tail Dynamic Comparator in 90 nm Digital CMOS
    George, Reena
    Ch, Nagesh
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2024, 14 (04)
  • [33] Design of a 12.5 GS/s 5-bit Folding A/D Converter
    Surano, Antonio
    Maloberti, Franco
    2010 FIRST IEEE LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2010, : 21 - 24
  • [34] 1-GHz Input Bandwidth Under-Sampling A/D Converter with Dynamic Current Reduction Comparator for UWB-IR Receiver
    Nakagawa, Tatsuo
    Matsuura, Tatsuji
    Imaizumi, Eiki
    Kudoh, Junya
    Ono, Goichi
    Miyazaki, Masayuki
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (06): : 835 - 842
  • [35] Design of a Low-Power and Low-Area 8-Bit Flash ADC Using a Double-Tail Comparator on 180 nm CMOS Process
    Thai, Hong-Hai
    Pham, Cong-Kha
    Le, Duc-Hung
    SENSORS, 2023, 23 (01)
  • [36] Design and implementation of an untrimmed MOSFET-only 10-bit A/D converter with -79-dB THD
    Hammerschmied, CM
    Huang, QT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (08) : 1148 - 1157
  • [37] Design of a 6-bit 1GSPS fully folded CMOS A/D converter for Ultra Wide Band (UWB) applications
    Lee, Doobock
    Yeo, Seungjin
    Kang, Heewon
    Kim, Daeyoon
    Moon, Junho
    Song, Minkyu
    2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 113 - 116