Comparator Design for Linearized Statistical Flash A-to-D Converter

被引:0
|
作者
Sugimoto, Toshiki [1 ]
Tanimoto, Hiroshi [1 ]
Yoshizawa, Shingo [1 ]
机构
[1] Kitami Inst Technol, Dept Elect & Elect Engn, Kitami, Hokkaido 0908507, Japan
来源
PROCEEDINGS OF THE 24TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS - MIXDES 2017 | 2017年
关键词
linearized SFADC; comparator; latch; common-mode input range; threshold voltage variation; ADC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We proposed a linearization technique with dynamic element matching for stochastic flash A-to-D converters (SFADCs), and estimated that 6-bit SFADC can be realized by using about 1,000 comparators through system level simulations. In this paper, we present circuit level design of the linearized SFADC. First, we discuss the difference between requirements of comparators for conventional flash ADC and linearized SFADC. It was made clear that the offset voltage distribution for the comparators must have the same variance within a required linear input range for proper linearization. Based on the considerations, we designed a comparator for 6-bit resolution of a linearized SFADC with 1 GHz sampling by using a standard 0.18 mu m CMOS process. The designed comparator has 15 mu V sensitivity at 1 GHz sampling by simulation. Monte Carlo simulation of input offset voltage for the comparators indicated 63 mV standard deviation. We applied the linearization technique that 1,024 comparators are divided into 8 groups of 128 comparators. It achieved wide linear input range of 580 mV. The simulation results show 38 dB of spurious free dynamic range for 100 MHz 500 mVp-p input sine wave. This verifies the feasibility of 6-bit 1 GHz linearized SFADC.
引用
收藏
页码:84 / 89
页数:6
相关论文
共 37 条
  • [21] Speed up the conversion rate of integrator type Analog-to-Digital (A/D) converter combining it with flash type converter
    Kader, M. A.
    Mostafa, Sk. Md. Golam
    Das, C. K.
    2014 9TH INTERNATIONAL FORUM ON STRATEGIC TECHNOLOGY (IFOST), 2014, : 503 - 506
  • [22] Comparison and design of dynamic comparator in 180nm SCL technology for low power and high speed Flash ADC
    Hussain, Sarfraz
    Kumar, Rajesh
    Trivedi, Gaurav
    2017 3RD IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2017, : 139 - 144
  • [23] The Design of A/D Converter Circuit Adopting the Technology of PWM
    School of Computer Science and Technology Shandong Uni versity of Technology Zibo ChinaChen Ping Li Jing Zhao MingBo
    微计算机信息, 2007, (29) : 272 - 274
  • [24] Design of a low-power flash analog-to-digital converter chip for temperature sensors in 0.18 μm CMOS process
    Al, Al
    Reaz, Mamun Bin Ibne
    Jalil, Jubayer
    Alauddin, Mohd
    Ali, Mohd
    ACTA SCIENTIARUM-TECHNOLOGY, 2015, 37 (01) : 33 - 40
  • [25] Design of Time Reduction for Successive Approximation Register A/D Converter
    Thin, Mon Mon
    Than, Myo Min
    2015 7TH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY AND ELECTRICAL ENGINEERING (ICITEE), 2015, : 326 - 331
  • [26] Design of a 7-bit Flash AD Converter for M-Sequence UWB Sensor Systems
    Sokol, Miroslav
    Galajda, Pavol
    2021 31ST INTERNATIONAL CONFERENCE RADIOELEKTRONIKA (RADIOELEKTRONIKA), 2021,
  • [27] Possible Application of Flash-Type SFQ A/D Converter to Optical Communication Systems and Their Measuring Instruments
    Suzuki, Hideo
    Maruyama, Michitaka
    Hashimoto, Yoshihiro
    Fujiwara, Kan
    Hidaka, Mutsuo
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2009, 19 (03) : 611 - 616
  • [28] A design of flash analog-to-digital converter in 180 nm CMOS process with high effective number of bits
    Budanov, D.
    Korotkov, A.
    INTERNATIONAL CONFERENCE EMERGING TRENDS IN APPLIED AND COMPUTATIONAL PHYSICS 2019 (ETACP-2019), 2019, 1236
  • [29] A 7.6 mW 1.75 GS/s 5 bit flash A/D converter in 90 nm digital CMOS
    Verbruggen, Bob
    Wambacq, Piet
    Kuijk, Maarten
    Van der Plas, Geert
    2008 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2008, : 11 - +
  • [30] Low-power Architecture for A 6-bit 1.6GS/s Flash A/D Converter
    Kim, Jinwoo
    Kim, Moo-Young
    Lee, Ho-Kyu
    Jung, Inhwa
    Kim, Chulwoo
    2009 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, 2009, : 39 - 40