On-chip test circuit for measuring substrate and line-to-line coupling noise

被引:0
|
作者
Xu, WZ [1 ]
Friedman, EG
机构
[1] Eastman Kodak Co, Res Labs, Rochester, NY 14650 USA
[2] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
关键词
CMOS switched-capacitor circuit; coupling; noise; on-chip measurement;
D O I
10.1109/JSSC.2005.862349
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An on-chip test circuit has been developed to directly measure substrate and line-to-line coupling noise. This test circuit has been manufactured in a 0.35 mu m double-well double polysilicon CMOS process and consists of noise generators and switched-capacitor signal processing circuitry. On-chip analog-to-digital conversion and calibration are used to eliminate off-chip noise and to extend the measurement accuracy by removing system noise. A scan circuit is described that enables the noise waveform to be reconstructed. On-chip generators ranging in area from 0.25 mu m(2) to 1.5 mu m(2) produce noise at the receiver decreasing from 3.14 mV/mu m to 0.73 mV/mu m. Open and closed guard rings reduce the noise by 20% and 85%, respectively. Measurement of test circuits manufactured with an epitaxial process-5.5-mu m-thick epitaxy with 20 Omega(.)cm resistivity on top of a 120 mu m bulk with 0.03 Omega(.)cm-exhibits a frequency limit of 50 MHz below which coupling is insensitive to substrate noise. The difference between experimental results and an analytic model of the line-to-line coupling capacitance ranges from 8.5% to 17.7% for different metal layers.
引用
收藏
页码:474 / 482
页数:9
相关论文
共 50 条
  • [1] Estimation of field mutual leakage reactance in synchronous machine by line-to-line sudden short circuit test
    Hiramatsu, D
    Koyanagi, K
    Hirayama, K
    Uemura, Y
    Kakiuchi, M
    Satoh, T
    Nagasaka, K
    2004 IEEE POWER ENGINEERING SOCIETY GENERAL MEETING, VOLS 1 AND 2, 2004, : 1359 - 1366
  • [2] Line-to-line short-circuit test based maximum likelihood estimation of stability model of large generators
    Wamkeue, R
    Kamwa, I
    Daï-Do, X
    IEEE TRANSACTIONS ON ENERGY CONVERSION, 1999, 14 (02) : 167 - 174
  • [3] On-chip di/dt detector circuit for power supply line
    Nakura, T
    Ikeda, M
    Asada, K
    ICMTS 2004: PROCEEDINGS OF THE 2004 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, 2004, : 19 - 22
  • [4] Effect of conductor backing on the line-to-line coupling between parallel coplanar lines
    Cheng, KKM
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1997, 45 (07) : 1132 - 1134
  • [5] A new test structure for measuring on-chip cross-coupling capacitances
    Bogliolo, A
    Vaira, F
    Vendrame, L
    Bortesi, L
    SIGNAL PROPAGATION ON INTERCONNECTS, PROCEEDINGS, 2004, : 165 - 166
  • [6] Analysis of On-Chip Digital Noise Coupling Path for Wireless Communication IC Test Chip
    Tanaka, Satoshi
    Fan, Peng
    Ma, Jingyan
    Aoki, Hanae
    Yamaguchi, Masahiro
    Nagata, Makoto
    Muroga, Sho
    2015 10th International Workshop on the Electromagnetic Compatibility of Integrated Circuits, 2015, : 216 - 221
  • [7] T-Type Equivalent Circuit of On-Chip Microstrip Line With Magnetic Film-Type Noise Suppressor
    Muroga, Sho
    Endo, Yasushi
    Takamatsu, Masanari
    Andoh, Hiroya
    IEEE TRANSACTIONS ON MAGNETICS, 2018, 54 (06)
  • [8] Closed-form expressions for the line-coupling parameters of coupled on-chip interconnects on lossy silicon substrate
    Chiu, CN
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2004, 43 (06) : 495 - 498
  • [9] Noise coupling to on-chip integrated antennas
    Dickson, TO
    Bravo, DF
    Mehta, J
    O, KK
    2002 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, VOLS 1 AND 2, SYMPOSIUM RECORD, 2002, : 340 - 344
  • [10] On-chip reliability monitors for measuring circuit degradation
    Keane, John
    Kim, Tae-hyoung
    Wang, Xiaofei
    Kim, Chris H.
    MICROELECTRONICS RELIABILITY, 2010, 50 (08) : 1039 - 1053