ATPG for scan chain latches and flip-flops

被引:22
作者
Makar, SR
McCluskey, EJ
机构
来源
15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS | 1997年
关键词
D O I
10.1109/VTEST.1997.600306
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new approach for testing the bistable elements (latches and flip-flops) in scan chain circuits is presented. In this approach, we generate test patterns that apply a checking experiment to each bistable element in the circuit while checking their response. Such tests guarantee the detection of all detectable combinational defects inside the bistable elements. The algorithm is implemented by modifying an existing stuck-at combinational test pattern generator. The number of test patterns generated by the new program is comparable to the number of traditional stuck-at patterns. This shows that this approach is practical for large circuits.
引用
收藏
页码:364 / 369
页数:6
相关论文
empty
未找到相关数据