Design of Low Power and High Speed Ripple Carry Adder Using Modified Feedthrough Logic

被引:0
作者
Sahoo, Sauvagya Ranjan [1 ]
Mahapatra, Kamala Kanta [2 ]
机构
[1] Gandhi Inst Technol, Dept Elect & Commun Engg, Bhubaneswar, Orissa, India
[2] Natl Inst Technol, Dept Elect Commun Engg, Rourkela, India
来源
PROCEEDINGS OF THE 2012 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, DEVICES AND INTELLIGENT SYSTEMS (CODLS) | 2012年
关键词
Feedthrough logic (FTL); dynamic CMOS logic circuit; low-power; high speed; ripple carry adder(RCA);
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents the design of a low power and high performance circuit using a new CMOS domino logic family called feedthrough logic (FTL). Feedthrogh logic improves the performance of arithmetic circuit by performing partial evaluation in its computational block before its input signals are valid. FTL improves the speed of arithematic circuits along with more power consumption. The proposed modified FTL achieves both reductions in average power consumption along with the improvement in speed at the cost of area. A long chain of inverter (10-stage) and a 16-bit ripple carry adder is designed by the proposed modified feedthrough logic. Then a comparison analysis has been carried out by simulating the logic circuits in 0.18 mu m technology. The simulation shows that the proposed modified circuit reduces the dynamic power consumption up to 45% along with a improvement in speed by a factor of 1.65.
引用
收藏
页码:377 / 380
页数:4
相关论文
共 7 条
  • [1] Dual supply voltage clocking for 5GHz 130nm integer execution core
    Krishnamurthy, RK
    Hsu, S
    Anders, M
    Bloechel, B
    Chatterjee, B
    Sachdev, M
    Borkar, S
    [J]. 2002 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2002, : 128 - 129
  • [2] Leblebici Y., 2003, CMOS DIGITAL INTEGRA
  • [3] Analysis of high-performance fast feedthrough logic families in CMOS
    Navarro-Botello, Victor
    Montiel-Nelson, Juan A.
    Nooshabadi, Saeid
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (06) : 489 - 493
  • [4] A novel low-power full-adder cell with new technique in designing logical gates based on static CMOS inverter
    Navi, K.
    Foroutan, V.
    Azghadi, M. Rahimi
    Maeen, M.
    Ebrahimpour, M.
    Kaveh, M.
    Kavehei, O.
    [J]. MICROELECTRONICS JOURNAL, 2009, 40 (10) : 1441 - 1448
  • [5] Fast feedthrough logic: A high performance logic family for GaAs
    Nooshabadi, S
    Montiel-Nelson, JA
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (11) : 2189 - 2203
  • [6] Rabaey Jan M, 2002, DIGITAL INTEGRATED C
  • [7] Vangal S, 2003, ISSCC DIG TECH PAP I, V46, P334