Bounds modelling and compiler optimizations for superscalar performance tuning

被引:4
作者
Bose, P
Kim, S
O'Connell, FP
Ciarfella, WA
机构
[1] IBM Corp, TJ Watson Res Ctr, Yorktown Heights, NY 10598 USA
[2] IBM Corp, High End Proc Dev, Austin, TX USA
关键词
loop performance; super scalar processors; bounds analysis; compiler optimization; performance tuning;
D O I
10.1016/S1383-7621(98)00053-8
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We consider the floating point microarchitecture support in RISC superscalar processors. We briefly review the fundamental performance trade-offs in the design of such microarchitecutres. We propose a simple, yet effective bounds model to deduce the "best-case" loop performance limits for these processors. We compare these bounds to simulated and real performance measurements. From this study, we identify several loop tuning opportunities. In particular. we illustrate the use of this analysis in suggesting loop unrolling and scheduling heuristics. We report our experimental results in the context of a set of application-based loop test cases. These an designed to stress various resource limits in the core (infinite cache) microarchitecture, (C) 1999 Elsevier Science B.V. All rights reserved.
引用
收藏
页码:1111 / 1137
页数:27
相关论文
共 18 条
[11]  
HANNON EL, 1994, IBM PUBLICATION
[12]  
HSU PYT, 1993, P IEEE MICR
[13]  
LE HQ, UNPUB DESIGN POINT D
[14]  
LEVITAN D, 1995, P COMPCON 95, P285
[15]  
MAGIONESMITH W, 1993, P IEEE, V81, P1166
[16]  
SMITH JE, 1985, P 12 ANN INT S COMP, P36, DOI DOI 10.1145/327010.327125
[17]  
SONG SP, 1994, IEEE MICRO OCT, P8
[18]  
WHITE SW, 1994, IBM CORPORATION PUBL