Defect-oriented IC test and diagnosis using VHDL fault simulation

被引:12
|
作者
Celeiro, F
Dias, L
Ferreira, J
Santos, MB
Teixeira, JP
机构
来源
INTERNATIONAL TEST CONFERENCE 1996, PROCEEDINGS | 1996年
关键词
D O I
10.1109/TEST.1996.557119
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High quality VLSI products require defect-oriented testing, as a complementary test technique. As the design activity is supported by hardware description languages, like VHDL, testing activity needs to follow this trend In this paper, a methodology for defect-oriented test preparation is proposed which leads to realistic M-IDL fault modeling, injection and simulation. Heuristics for pseudo-realistic fault list generation (at the top-down design phase) are introduced. Two new tools are presented fanthom and fastpen, and used on benchmark circuits, in top-down and bottom-up scenarios, for VHDL fault simulation and test effectiveness evaluation. Finally, the methodology and tools are shown to be useful for defects diagnosis.
引用
收藏
页码:620 / 628
页数:9
相关论文
共 50 条
  • [21] Optimising test sets for RF components with a defect-oriented approach
    Kheriji, R
    Danelon, V
    Carbonero, JL
    Mir, S
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 400 - 403
  • [22] An evaluation of defect-oriented test: WELL-controlled low voltage test
    Sato, Y
    Kohno, M
    Ikeda, T
    Yamazaki, I
    Hamamoto, M
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 1059 - 1067
  • [23] Defect-oriented diagnosis for very deep-submicron systems
    Lombardi, F
    Metra, C
    IEEE DESIGN & TEST OF COMPUTERS, 2001, 18 (01): : 8 - 9
  • [24] Power supply transient signal analysis for defect-oriented test
    Plusquellic, J
    Singh, A
    Patel, C
    Gattiker, A
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (03) : 370 - 374
  • [25] Defect-oriented vs schematic-level based fault simulation for mixed-signal ICS
    Olbrich, T
    Perez, J
    Grout, IA
    Richardson, AMD
    Ferrer, C
    INTERNATIONAL TEST CONFERENCE 1996, PROCEEDINGS, 1996, : 511 - 520
  • [26] Optimising test sets for a low noise amplifier with a defect-oriented approach
    Kheriji, R
    Danelon, V
    Carbonero, JL
    Mir, S
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 170 - 171
  • [27] Defect-Oriented Non-Intrusive RF Test Using On-Chip Temperature Sensors
    Abdallah, Louay
    Stratigopoulos, Haralampos-G
    Mir, Salvador
    Altet, Josep
    2013 IEEE 31ST VLSI TEST SYMPOSIUM (VTS), 2013,
  • [28] Defect-Oriented LFSR Reseeding to Target Unmodeled Defects Using Stuck-at Test Sets
    Kavousianos, Xrysovalantis
    Tenentes, Vasileios
    Chakrabarty, Krishnendu
    Kalligeros, Emmanouil
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (12) : 2330 - 2335
  • [29] Pinhole Latent Defect Modeling and Simulation for Defect-Oriented Analog/Mixed-Signal Testing
    Gomez, Jhon
    Xama, Nektar
    Coyette, Anthony
    Vanhooren, Ronny
    Dobbelaere, Wim
    Gielen, Georges
    2020 IEEE 38TH VLSI TEST SYMPOSIUM (VTS 2020), 2020,
  • [30] A defect-oriented test approach using on-Chip current sensors for resistive defects in FinFET SRAMs
    Medeiros, G. C.
    Bolzani Poehls, L. M.
    Taouil, M.
    Luis Vargas, F.
    Hamdioui, S.
    MICROELECTRONICS RELIABILITY, 2018, 88-90 : 355 - 359