FPGA-Based Neuro-Architecture Intrusion Detection System

被引:0
|
作者
Hassan, A. A. [1 ]
Elnakib, A. [1 ]
Abo-Elsoud, M. [1 ]
机构
[1] Mansoura Univ, Fac Engn, Dept Elect & Commun Engn, Mansoura 35516, Egypt
来源
ICCES: 2008 INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING & SYSTEMS | 2007年
关键词
Network security; IDS; MLP; FPGA;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
These Today's intrusion detection systems (IDSs) are playing an essential part of any network security system. A challenging task in designing such IDSs is the ability of detecting the system attacks at a high speed and with an acceptable accuracy. In this work, an IDS system is proposed and designed with two keys of success; its neuro-architecture, and the FPGA-based implementation of this architecture. The neuro-architecture of the proposed system provides not only system's capability of detecting attacks that are not included in the training sets, but also fast decision due to the natural parallelism propriety of the neural networks. Also, the software implementation of the proposed system is explained. Further more, an FPGA-based implementation of the system is illustrated to provide an extra enhancement of system speed. Besides, the FPGA-based implementation provides an improved scope of boosting security over the software-based system.
引用
收藏
页码:268 / 273
页数:6
相关论文
共 50 条
  • [1] Architecture and Mechanisms for Implementing an FPGA-based Stateful Intrusion Detection System
    Oh, Jin-Tae
    Kim, Byoung-Koo
    Yoon, Seung-Yong
    Jang, Jong-Soo
    Jeon, Yong-Hee
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2007, 7 (05): : 110 - 117
  • [2] FPGA-based intrusion detection system for 10 Gigabit Ethernet
    Katashita, Toshihiro
    Yamaguchi, Yoshinori
    Maeda, Atusi
    Toda, Kenji
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2007, E90D (12): : 1923 - 1931
  • [3] A FPGA-based intrusion detection system in IPv6
    Bin, He
    Fushan, Wei
    2007 INTERNATIONAL SYMPOSIUM ON COMPUTER SCIENCE & TECHNOLOGY, PROCEEDINGS, 2007, : 877 - 881
  • [4] FPGA-Based Parallel Pattern Matching Algorithm for Network Intrusion Detection System
    Yu, Jing
    Yang, Bo
    Sun, Ruiyuan
    Chen, Zhenxiang
    MINES 2009: FIRST INTERNATIONAL CONFERENCE ON MULTIMEDIA INFORMATION NETWORKING AND SECURITY, VOL 2, PROCEEDINGS, 2009, : 458 - 461
  • [5] The Design of FPGA-Based Real Time Intrusion Detection NIC
    Cheng, Bingyuan
    Qiu, Kaijin
    Yang, Zuyong
    INFORMATION TECHNOLOGY FOR MANUFACTURING SYSTEMS II, PTS 1-3, 2011, 58-60 : 2585 - 2591
  • [6] An FPGA-based people detection system
    Nair, V
    Laprise, PO
    Clark, JJ
    EURASIP JOURNAL ON APPLIED SIGNAL PROCESSING, 2005, 2005 (07) : 1047 - 1061
  • [7] An FPGA-Based People Detection System
    Vinod Nair
    Pierre-Olivier Laprise
    James J. Clark
    EURASIP Journal on Advances in Signal Processing, 2005
  • [8] Reconfigurable FPGA-Based K-Means/K-Modes Architecture for Network Intrusion Detection
    Andrade Maciel, Lucas
    Alcantara Souza, Matheus
    Cota de Freitas, Henrique
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (08) : 1459 - 1463
  • [9] I2DS: FPGA-Based Deep Learning Industrial Intrusion Detection System
    Morianos, Ioannis
    Georgopoulos, Konstantinos
    Brokalakis, Andreas
    Kyriakakis, Thomas
    Ioannidis, Sotiris
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, SAMOS 2024, PT II, 2025, 15227 : 165 - 176
  • [10] An FPGA-based Optical IOH Architecture for Embedded System
    Liu Ling
    Zhuang Jincan
    Zhu Qianying
    Zhu Shunyu
    Zhang Zhiyuan
    Zhang Xinxin
    Cao Lu
    Yu Zhihong
    Wu Xiangbin
    Liu Dong
    2011 IEEE 19TH ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2011, : 85 - 88