A Memory-Efficient Scalable Architecture for Lifting-Based Discrete Wavelet Transform

被引:23
|
作者
Hu, Yusong [1 ]
Jong, Ching Chuen [2 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Integrated Syst Res Lab, Singapore 639798, Singapore
[2] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
关键词
Discrete wavelet transform (DWT); lifting scheme; parallel 2-D DWT architecture; systolic array; VLSI ARCHITECTURE; HIGH-PERFORMANCE; 2-D DWT; SCHEME; IMPLEMENTATION; 1-D;
D O I
10.1109/TCSII.2013.2268335
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, we propose a new parallel lifting-based 2-D DWT architecture with high memory efficiency and short critical path. The memory efficiency is achieved with a novel scanning method that enables tradeoff of external memory bandwidth and on-chip memory. Based on the data flow graph of the flipped lifting algorithm, processing units (PUs) are developed for maximally utilizing the inherent parallelism. With S number of PUs, the throughput can be scaled while keeping the latency constant. Compared with the best existing architecture, the proposed architecture requires less memory. For an N x N image, the proposed architecture consumes a total of only 3N + 24S words of transposition memory, temporal memory, and pipeline registers. The synthesized results in a 90-nm CMOS process show that it achieves better area-delay products than the best existing design by 32.3%, 31.5%, and 27.0% when S = 2, 4, and 8, respectively, and by 26%, 26%, and 22% when the overhead for buffering the required overlapped pixels is taken into account.
引用
收藏
页码:502 / 506
页数:5
相关论文
共 50 条
  • [31] Memory-Efficient Architecture of 2-D Discrete Wavelet Transform
    Hao Y.
    Zhang Y.
    Zhang W.
    Hsi-An Chiao Tung Ta Hsueh/Journal of Xi'an Jiaotong University, 2022, 56 (01): : 177 - 183
  • [32] A Survey on Lifting-based Discrete Wavelet Transform Architectures
    Tinku Acharya
    Chaitali Chakrabarti
    Journal of VLSI signal processing systems for signal, image and video technology, 2006, 42 : 321 - 339
  • [33] A survey on lifting-based Discrete Wavelet Transform architectures
    Acharya, T
    Chakrabarti, C
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2006, 42 (03): : 321 - 339
  • [34] A new VLSI architecture for lifting-based wavelet transform
    Fan, Wenbing
    Qin, Ruilin
    Cao, Xiaoguang
    2006 8TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-4, 2006, : 1103 - +
  • [35] 2-D discrete wavelet transform with efficient lifting-based scheme
    Chiang, JS
    Hsia, CH
    Chen, HJ
    CISST '05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON IMAGING SCIENCE, SYSTEMS, AND TECHNOLOGY: COMPUTER GRAPHICS, 2005, : 193 - 197
  • [36] Pipeline, memory-efficient and programmable architecture for 2D discrete wavelet transform using lifting scheme
    Fatemi, O
    Bolouki, S
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (06): : 703 - 708
  • [37] Memory-Efficient and High-Performance Two-Dimensional Discrete Wavelet Transform Architecture Based on Decomposed Lifting Algorithm
    Cao, Peng
    Wang, Chao
    Shi, Longxing
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (08) : 2000 - 2008
  • [38] An efficient architecture for lifting-based two-dimensional discrete wavelet transforms
    Barua, S
    Carletta, JE
    Kotteri, KA
    Bell, AE
    INTEGRATION-THE VLSI JOURNAL, 2005, 38 (03) : 341 - 352
  • [39] An Efficient VLSI Architecture of 1-D Dual-Mode Lifting-Based Discrete Wavelet Transform
    Hsia, Chih-Hsien
    Yang, Jia-Hao
    Chung Cheng Ling Hsueh Pao/Journal of Chung Cheng Institute of Technology, 2015, 44 (02): : 94 - 101
  • [40] Reducing memory usage by the lifting-based discrete wavelet transform with a unified buffer on a GPU
    Ikuzawa, Takuya
    Ino, Fumihiko
    Hagihara, Kenichi
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2016, 93-94 : 44 - 55