Coupling Mitigation in 3-D Multiple-Stacked Devices

被引:5
作者
Yaghini, Pooria M. [1 ]
Eghbal, Ashkan [1 ]
Khayambashi, Misagh [1 ]
Bagherzadeh, Nader [1 ]
机构
[1] Univ Calif Irvine, Dept Elect Engn & Comp Sci, Ctr Pervas Commun & Comp, Irvine, CA 92697 USA
关键词
3-D multiple-stacked IC; coupling; reliability; signal integrity (SI); through-silicon via (TSV); RELIABILITY; SILICON; AWARE; OPTIMIZATION; TSVS;
D O I
10.1109/TVLSI.2014.2379263
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 3-D multiple-stacked IC has been proposed to support energy efficiency for data center operations as dynamic RAM (DRAM) scaling improves annually. 3-D multiple-stacked IC is a single package containing multiple dies, stacked together, using through-silicon via (TSV) technology. Despite the advantages of 3-D design, fault occurrence rate increases with feature-size reduction of logic devices, which gets worse for 3-D stacked designs. TSV coupling is one of the main reliability issues for 3-D multiple-stacked IC data TSVs. It has large disruptive effects on signal integrity and transmission delay. In this paper, we first characterize the inductance parasitics in contemporary TSVs, and then we analyze and present a classification for inductive coupling cases. Next, we devise a coding algorithm to mitigate the TSV-to-TSV inductive coupling. The coding method controls the current flow direction in TSVs by adjusting the data bit streams at run time to minimize the inductive coupling effects. After performing formal analyses on the efficiency scalability of devised algorithm, an enhanced approach supporting larger bus sizes is proposed. Our experimental results show that the proposed coding algorithm yields significant improvements, while its hardware-implemented encoder results in tangible latency, power consumption, and area.
引用
收藏
页码:2931 / 2944
页数:14
相关论文
共 50 条
  • [41] Evidence for 3-D/2-D transition in advanced interconnects
    Guedj, C.
    Claret, N.
    Arnal, V.
    Aimadeddine, M.
    Barnes, J. P.
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2007, 7 (01) : 64 - 68
  • [42] Improving 3-D NAND SSD Read Performance by Parallelizing Read-Retry
    Cui, Jinhua
    Zeng, Zhimin
    Huang, Jianhang
    Yuan, Weiqi
    Yang, Laurence T.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (03) : 768 - 780
  • [43] Anisotropic Wet Etching of Si as a Fabrication Tool Enabling 3-D Microphotonics Structures and Devices
    Bidney, Grant W.
    Jin, Boya
    Deguzman, Lou
    Hutchens, Thomas C.
    Duran, Joshua M.
    Ariyawansa, Gamini
    Anisimov, Igor
    Limberopoulos, Nicholaos, I
    Urbas, Augustine M.
    Allen, Kenneth W.
    Gunapala, Sarath D.
    Astratov, Vasily N.
    PROCEEDINGS OF THE 2021 IEEE NATIONAL AEROSPACE AND ELECTRONICS CONFERENCE (NAECON), 2021, : 146 - 149
  • [44] Dynamic 3-D shape measurement method: A review
    Su, Xianyu
    Zhang, Qican
    OPTICS AND LASERS IN ENGINEERING, 2010, 48 (02) : 191 - 204
  • [45] CMOS Logic and Capacitorless DRAM by Stacked Oxide Semiconductor and Poly-Si Transistors for Monolithic 3-D Integration
    Wang, Ziheng
    Zheng, Liankai
    Lin, Zhiyu
    Zhao, Jinxiu
    Tang, Wei
    Feng, Linrun
    Liu, Zhe
    Li, Xuefei
    Guo, Xiaojun
    Si, Mengwei
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (08) : 4664 - 4669
  • [46] Automatic 3-D Lamina Curve Extraction From Freehand 3-D Ultrasound Data Using Sequential Localization Recurrent Convolutional Networks
    Li, Sen
    Cheriet, Farida
    Gauthier, Lou
    Laporte, Catherine
    IEEE TRANSACTIONS ON ULTRASONICS FERROELECTRICS AND FREQUENCY CONTROL, 2024, 71 (11) : 1429 - 1439
  • [47] Interdie Coupling Extraction and Physical Design Optimization for Face-to-Face 3-D ICs
    Peng, Yarui
    Petranovic, Dusan
    Samadi, Kambiz
    Kamal, Pratyush
    Du, Yang
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2018, 17 (04) : 634 - 644
  • [48] High-Voltage 3-D Partial SOI Technology Platform for Power Integrated Circuits
    Antoniou, Marina
    Udrea, Florin
    Tee, Elizabeth Kho Ching
    Hoelke, Alex
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (06) : 3296 - 3301
  • [49] Symmetrical Multilayer Dielectric Model of Thermal Stress and Strain of Silicon-Core Coaxial Through-Silicon Vias in 3-D Integrated Circuit
    Wang, Ning
    Yang, Jia
    Ding, Can
    Jia, Hong-Zhi
    Zhai, Jiang-Hui
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2022, 12 (07): : 1122 - 1129
  • [50] Comprehensive Physical Design Flow Incorporating 3-D Connections for Monolithic 3-D ICs
    Kim, Suwan
    Park, Heechun
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (07) : 1944 - 1956