Coupling Mitigation in 3-D Multiple-Stacked Devices

被引:5
作者
Yaghini, Pooria M. [1 ]
Eghbal, Ashkan [1 ]
Khayambashi, Misagh [1 ]
Bagherzadeh, Nader [1 ]
机构
[1] Univ Calif Irvine, Dept Elect Engn & Comp Sci, Ctr Pervas Commun & Comp, Irvine, CA 92697 USA
关键词
3-D multiple-stacked IC; coupling; reliability; signal integrity (SI); through-silicon via (TSV); RELIABILITY; SILICON; AWARE; OPTIMIZATION; TSVS;
D O I
10.1109/TVLSI.2014.2379263
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 3-D multiple-stacked IC has been proposed to support energy efficiency for data center operations as dynamic RAM (DRAM) scaling improves annually. 3-D multiple-stacked IC is a single package containing multiple dies, stacked together, using through-silicon via (TSV) technology. Despite the advantages of 3-D design, fault occurrence rate increases with feature-size reduction of logic devices, which gets worse for 3-D stacked designs. TSV coupling is one of the main reliability issues for 3-D multiple-stacked IC data TSVs. It has large disruptive effects on signal integrity and transmission delay. In this paper, we first characterize the inductance parasitics in contemporary TSVs, and then we analyze and present a classification for inductive coupling cases. Next, we devise a coding algorithm to mitigate the TSV-to-TSV inductive coupling. The coding method controls the current flow direction in TSVs by adjusting the data bit streams at run time to minimize the inductive coupling effects. After performing formal analyses on the efficiency scalability of devised algorithm, an enhanced approach supporting larger bus sizes is proposed. Our experimental results show that the proposed coding algorithm yields significant improvements, while its hardware-implemented encoder results in tangible latency, power consumption, and area.
引用
收藏
页码:2931 / 2944
页数:14
相关论文
共 50 条
  • [31] Planning Massive Interconnects in 3-D Chips
    Knechtel, Johann
    Young, Evangeline F. Y.
    Lienig, Jens
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (11) : 1808 - 1821
  • [32] A FAST 3-D TCAD STRUCTURE GENERATION METHOD FOR FINFET DEVICES AND CIRCUITS SIMULATION
    Gu, Yuwei
    Wei, Chengqing
    Zhang, Guohe
    Shi, Xuejie
    2015 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE, 2015,
  • [33] High-Performance and Small-Form Factor Near-Field Inductive Coupling for 3-D NoC
    Gopal, Srinivasan
    Das, Sourav
    Agarwal, Pawan
    Ali, Sheikh Nijam
    Heo, Deukhyoun
    Pande, Partha Pratim
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (12) : 2921 - 2934
  • [34] FBMC3D-A Large-Scale 3-D Monte Carlo Simulation Tool for Modern Electronic Devices
    Prigozhin, Ilya
    Dominici, Stefano
    Bellotti, Enrico
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (01) : 279 - 287
  • [35] Low-Power Clock Tree Design for Pre-Bond Testing of 3-D Stacked ICs
    Zhao, Xin
    Lewis, Dean L.
    Lee, Hsien-Hsin S.
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (05) : 732 - 745
  • [36] Interval optimal design of 3-D TSV stacked chips package reliability by using the genetic algorithm method
    Cheng, Hsin-En
    Chen, Rong-Sheng
    MICROELECTRONICS RELIABILITY, 2014, 54 (12) : 2881 - 2897
  • [37] Investigation on the effect of multiple parameters towards thermal management in 3D Stacked ICs
    Xiao, Chengdi
    He, Hu
    Li, Junhui
    Wang, Yan
    Zhu, Wenhui
    2016 17TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2016, : 514 - 519
  • [38] Optimizing 3-D Placement of Multiple UAVs Based on Taguchi's Method
    Ma, Ziwen
    Wei Huangfu
    Liu, Yaxi
    2020 IEEE INTL SYMP ON PARALLEL & DISTRIBUTED PROCESSING WITH APPLICATIONS, INTL CONF ON BIG DATA & CLOUD COMPUTING, INTL SYMP SOCIAL COMPUTING & NETWORKING, INTL CONF ON SUSTAINABLE COMPUTING & COMMUNICATIONS (ISPA/BDCLOUD/SOCIALCOM/SUSTAINCOM 2020), 2020, : 578 - 585
  • [39] 3-D Resistive Memory Arrays: From Intrinsic Switching Behaviors to Optimization Guidelines
    Li, Haitong
    Gao, Bin
    Chen, Hong-Yu
    Chen, Zhe
    Huang, Peng
    Liu, Rui
    Zhao, Liang
    Jiang, Zizhen
    Liu, Lifeng
    Liu, Xiaoyan
    Yu, Shimeng
    Kang, Jinfeng
    Nishi, Yoshi
    Wong, H. -S. Philip
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (10) : 3160 - 3167
  • [40] Reliability Concerns of TSV-Based 3-D Integration: Impact of Interfacial Crack
    Kumari, Vandana
    Chandrakar, Shivangi
    Verma, Swati
    Majumder, Manoj Kumar
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2023, 13 (11): : 1734 - 1742