Coupling Mitigation in 3-D Multiple-Stacked Devices

被引:5
|
作者
Yaghini, Pooria M. [1 ]
Eghbal, Ashkan [1 ]
Khayambashi, Misagh [1 ]
Bagherzadeh, Nader [1 ]
机构
[1] Univ Calif Irvine, Dept Elect Engn & Comp Sci, Ctr Pervas Commun & Comp, Irvine, CA 92697 USA
关键词
3-D multiple-stacked IC; coupling; reliability; signal integrity (SI); through-silicon via (TSV); RELIABILITY; SILICON; AWARE; OPTIMIZATION; TSVS;
D O I
10.1109/TVLSI.2014.2379263
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 3-D multiple-stacked IC has been proposed to support energy efficiency for data center operations as dynamic RAM (DRAM) scaling improves annually. 3-D multiple-stacked IC is a single package containing multiple dies, stacked together, using through-silicon via (TSV) technology. Despite the advantages of 3-D design, fault occurrence rate increases with feature-size reduction of logic devices, which gets worse for 3-D stacked designs. TSV coupling is one of the main reliability issues for 3-D multiple-stacked IC data TSVs. It has large disruptive effects on signal integrity and transmission delay. In this paper, we first characterize the inductance parasitics in contemporary TSVs, and then we analyze and present a classification for inductive coupling cases. Next, we devise a coding algorithm to mitigate the TSV-to-TSV inductive coupling. The coding method controls the current flow direction in TSVs by adjusting the data bit streams at run time to minimize the inductive coupling effects. After performing formal analyses on the efficiency scalability of devised algorithm, an enhanced approach supporting larger bus sizes is proposed. Our experimental results show that the proposed coding algorithm yields significant improvements, while its hardware-implemented encoder results in tangible latency, power consumption, and area.
引用
收藏
页码:2931 / 2944
页数:14
相关论文
共 50 条
  • [21] VALIDITY OF FREEHAND 3-D ULTRASOUND SYSTEM IN MEASUREMENT OF THE 3-D SURFACE SHAPE OF SHOULDER MUSCLES
    Umehara, Jun
    Fukuda, Norio
    Konda, Shoji
    Hirashima, Masaya
    ULTRASOUND IN MEDICINE AND BIOLOGY, 2022, 48 (09): : 1966 - 1976
  • [22] A new method of 3-D cephalometry - Part I: The anatomic cartesian 3-D reference system
    Swennen, GRJ
    Schutyser, F
    Barth, EL
    De Groeve, P
    De Mey, A
    JOURNAL OF CRANIOFACIAL SURGERY, 2006, 17 (02) : 314 - 325
  • [23] 3-D Localization With Coplanar Anchors
    Kim, Ki-Hyeon
    Park, Nam-Jin
    Lee, Hyung-Gohn
    Ahn, Hyo-Sung
    IEEE COMMUNICATIONS LETTERS, 2023, 27 (01) : 110 - 114
  • [24] Electrothermal Cosimulation of 3-D Carbon-Based Heterogeneous Interconnects
    Li, Na
    Mao, Junfa
    Zhao, Wen-Sheng
    Tang, Min
    Chen, Wenchao
    Yin, Wen-Yan
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2016, 6 (04): : 518 - 526
  • [25] Time Dynamics of the Down-Coupling Phenomenon in 3-D NAND Strings
    Giulianini, Mattia
    Malavena, Gerardo
    Compagnoni, Christian Monzio
    Spinelli, Alessandro S.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (12) : 6757 - 6762
  • [26] Accurate Magnetic Coupling Coefficient Modeling of 3-D Transformer Based on TSV
    Wu, Haidong
    Dong, Gang
    Xiong, Wei
    Zhi, Changle
    Li, Shen
    Zhu, Zhangming
    Yang, Yintang
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2022, 32 (12) : 1419 - 1422
  • [27] Modeling and Analysis of Die-to-Die Vertical Coupling in 3-D IC
    Lee, Sangrok
    Kim, Gawon
    Kim, Jaemin
    Song, Taigon
    Lee, Junho
    Lee, Hyungdong
    Park, Kunwoo
    Kim, Joungho
    2009 11TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2009), 2009, : 707 - +
  • [28] 5-nm Gate-All-Around Transistor Technology With 3-D Stacked Nanosheets
    Gundu, Anil Kumar
    Kursun, Volkan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (03) : 922 - 929
  • [29] Test-Architecture Optimization and Test Scheduling for TSV-Based 3-D Stacked ICs
    Noia, Brandon
    Chakrabarty, Krishnendu
    Goel, Sandeep Kumar
    Marinissen, Erik Jan
    Verbree, Jouke
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (11) : 1705 - 1718
  • [30] A Study of 3-D Power Delivery Networks With Multiple Clock Domains
    Todri-Sanial, Aida
    Cheng, Yuanqing
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (11) : 3218 - 3231