A spur-reduction technique for a 5-GHz frequency synthesizer

被引:37
|
作者
Kuo, CY [1 ]
Chang, JY
Liu, SI
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
关键词
D O I
10.1109/TCSI.2005.858322
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A spur-reduction technique is presented to achieve low reference spurs for a 5-GHz frequency synthesizer. A dual-path control scheme incorporated with a pair of the proposed smoothed varactors reduces the gain of voltage-controlled oscillator to less than 15 MHzN, attenuates the spurious tones, and shortens the simulated settling time by 56%. In, addition, a digital frequency-calibration circuit is used to enlarge the tuning range to overcome process variations. A 5-GHz; frequency synthesizer has been fabricated for verification in a 0.18-mu m CMOS process. It exhibits phase noise of -79 and -113 dBc/Hz at 10-kHz and 1-MHz offset, respectively. The reference spur level of -74 dBc is achieved by using a second-order loop filter. The overall tuning range is 16.3% and power consumption is 36 mW from a 1.8-V supply. The total switching time including digital frequency calibration takes no more than 110 mu s.
引用
收藏
页码:526 / 533
页数:8
相关论文
共 50 条
  • [41] A 12-Phase and 5-GHz PLL with a Subfeedback Loop Technique
    Hong-Yi Huang
    Jen-Chieh Liu
    Fu-Chien Tsai
    Kun-Hua Lee
    Kun-Yuan Chen
    Circuits, Systems, and Signal Processing, 2023, 42 : 1873 - 1892
  • [42] A 12-Phase and 5-GHz PLL with a Subfeedback Loop Technique
    Huang, Hong-Yi
    Liu, Jen-Chieh
    Tsai, Fu-Chien
    Lee, Kun-Hua
    Chen, Kun-Yuan
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (04) : 1873 - 1892
  • [43] A Spur-Suppression Technique for Frequency Synthesizer With Pulse-Width to Current Conversion
    Hsieh, Po-Yu
    Shu, Shao-Yu
    Yang, Ching-Yuan
    2019 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2019,
  • [44] A fast automatic frequency calibration technique for a 2-6 GHz frequency synthesizer
    Jeong, Chan-Young
    Choi, Dong-Ho
    Yoo, Changsik
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2014, 42 (03) : 309 - 320
  • [45] Design of a Frequency Synthesizer with Digital Calibration and Spur Reduction Technology for Communications networks Application
    Lai, Wen-Cheng
    Huang, Lhin-Fang
    Chen, Shao-Yu
    Kao, Fan-Tsai
    2015 SEVENTH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTATIONAL INTELLIGENCE (ICACI), 2015, : 44 - 47
  • [46] A 5GHz fast-switching CMOS frequency synthesizer
    Yang, XM
    Wu, T
    McMacken, J
    2002 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-3, 2002, : 589 - 592
  • [47] A 5GHz fast-switching CMOS frequency synthesizer
    Yang, XM
    Wu, T
    McMacken, J
    2002 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2002, : 479 - 482
  • [48] 5-GHz CMOS wireless LANs
    Lee, TH
    Samavati, H
    Rategh, HR
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2002, 50 (01) : 268 - 280
  • [49] The Design of a 5 GHz Programmable Frequency Divider for Fractional-N Frequency Synthesizer
    Chen, Zhongshan
    Tu, Yan
    Feng, Liang
    MATERIAL AND MANUFACTURING TECHNOLOGY II, PTS 1 AND 2, 2012, 341-342 : 623 - +
  • [50] A fast-settling frequency-presetting PLL frequency synthesizer with process variation compensation and spur reduction
    Yan Xiaozhou
    Kuang Xiaofei
    Wu Nanjian
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (04)